Path: blob/21.2-virgl/src/freedreno/isa/ir3-cat3.xml
4564 views
<?xml version="1.0" encoding="UTF-8"?>1<!--2Copyright © 2020 Google, Inc.34Permission is hereby granted, free of charge, to any person obtaining a5copy of this software and associated documentation files (the "Software"),6to deal in the Software without restriction, including without limitation7the rights to use, copy, modify, merge, publish, distribute, sublicense,8and/or sell copies of the Software, and to permit persons to whom the9Software is furnished to do so, subject to the following conditions:1011The above copyright notice and this permission notice (including the next12paragraph) shall be included in all copies or substantial portions of the13Software.1415THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR16IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,17FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL18THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER19LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,20OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE21SOFTWARE.22-->2324<isa>2526<!--27Cat3 Instructions: three-source ALU instructions28-->2930<bitset name="#cat3-src" size="13">31<doc>32cat3 src1 and src2, some parts are similar to cat2/cat4 src33encoding, but a few extra bits trimmed out to squeeze in the343rd src register (dropping (abs), immed encoding, and moving35a few other bits elsewhere)36</doc>37<encode type="struct ir3_register *" case-prefix="REG_"/>38</bitset>3940<bitset name="#cat3-src-gpr" extends="#cat3-src">41<display>42{HALF}{SRC}43</display>44<field name="SRC" low="0" high="7" type="#reg-gpr"/>45<pattern low="8" high="12">00000</pattern>46<encode>47<map name="SRC">src</map>48</encode>49</bitset>505152<bitset name="#cat3-src-const-or-immed" extends="#cat3-src">53<override>54<expr>{IMMED_ENCODING}</expr>55<display>56{IMMED}57</display>58<field name="IMMED" low="0" high="11" type="uint"/>59<pattern pos="12">1</pattern>60</override>6162<display>63{HALF}c{CONST}.{SWIZ}64</display>65<field name="SWIZ" low="0" high="1" type="#swiz"/>66<field name="CONST" low="2" high="10" type="uint"/>67<pattern low="11" high="12">10</pattern>68<encode>69<map name="CONST">src->num >> 2</map>70<map name="SWIZ">src->num & 0x3</map>71<map name="IMMED">src->uim_val</map>72</encode>73</bitset>7475<bitset name="#cat3-src-relative" extends="#cat3-src">76<pattern low="11" high="12">01</pattern>77<encode>78<map name="OFFSET">src->array.offset</map>79</encode>80</bitset>8182<bitset name="#cat3-src-relative-gpr" extends="#cat3-src-relative">83<display>84{HALF}r<a0.x + {OFFSET}>85</display>86<field name="OFFSET" low="0" high="9" type="int"/>87<pattern pos="10">0</pattern>88</bitset>8990<bitset name="#cat3-src-relative-const" extends="#cat3-src-relative">91<display>92{HALF}c<a0.x + {OFFSET}>93</display>94<field name="OFFSET" low="0" high="9" type="int"/>95<pattern pos="10">1</pattern>96</bitset>9798<bitset name="#instruction-cat3-base" extends="#instruction">99<override expr="#cat2-cat3-nop-encoding">100<display>101{SY}{SS}{JP}{SAT}(nop{NOP}) {UL}{NAME} {DST_HALF}{DST}, {SRC1_NEG}{SRC1}, {SRC2_NEG}{HALF}{SRC2}, {SRC3_NEG}{SRC3}102</display>103<derived name="NOP" expr="#cat2-cat3-nop-value" type="uint"/>104</override>105<display>106{SY}{SS}{JP}{SAT}{REPEAT}{UL}{NAME} {DST_HALF}{DST}, {SRC1_NEG}{SRC1_R}{SRC1}, {SRC2_NEG}{SRC2_R}{HALF}{SRC2}, {SRC3_NEG}{SRC3_R}{SRC3}107</display>108<field name="SRC1_NEG" pos="14" type="bool" display="(neg)"/>109<field name="SRC2_R" pos="15" type="bool" display="(r)"/>110<field name="SRC3_R" pos="29" type="bool" display="(r)"/>111<field name="SRC2_NEG" pos="30" type="bool" display="(neg)"/>112<field name="SRC3_NEG" pos="31" type="bool" display="(neg)"/>113<field name="DST" low="32" high="39" type="#reg-gpr"/>114<field name="REPEAT" low="40" high="41" type="#rptN"/>115<field name="SAT" pos="42" type="bool" display="(sat)"/>116<field name="SRC1_R" pos="43" type="bool" display="(r)"/>117<field name="SS" pos="44" type="bool" display="(ss)"/>118<field name="UL" pos="45" type="bool" display="(ul)"/>119<field name="DST_CONV" pos="46" type="bool">120<doc>121The source precision is determined by the instruction122opcode. If {DST_CONV} the result is widened/narrowed123to the opposite precision.124</doc>125</field>126<field name="SRC2" low="47" high="54" type="#reg-gpr"/>127<!-- opcode, 4 bits -->128<field name="JP" pos="59" type="bool" display="(jp)"/>129<field name="SY" pos="60" type="bool" display="(sy)"/>130<pattern low="61" high="63">011</pattern> <!-- cat3 -->131<derived name="HALF" expr="#multisrc-half" type="bool" display="h"/>132<derived name="DST_HALF" expr="#dest-half" type="bool" display="h"/>133<encode>134<map name="SRC1_NEG">!!(src->srcs[0]->flags & (IR3_REG_FNEG | IR3_REG_SNEG | IR3_REG_BNOT))</map>135<map name="SRC1_R">extract_SRC1_R(src)</map>136<map name="SRC2_R">extract_SRC2_R(src)</map>137<map name="SRC3_R">!!(src->srcs[2]->flags & IR3_REG_R)</map>138<map name="SRC2_NEG">!!(src->srcs[1]->flags & (IR3_REG_FNEG | IR3_REG_SNEG | IR3_REG_BNOT))</map>139<map name="SRC3_NEG">!!(src->srcs[2]->flags & (IR3_REG_FNEG | IR3_REG_SNEG | IR3_REG_BNOT))</map>140<map name="SRC1">src->srcs[0]</map>141<map name="DST_CONV">142((src->dsts[0]->num >> 2) == 62) ? 0 :143!!((src->srcs[0]->flags ^ src->dsts[0]->flags) & IR3_REG_HALF)144</map>145</encode>146</bitset>147148<bitset name="#instruction-cat3" extends="#instruction-cat3-base">149<pattern pos="13">0</pattern>150151<derived name="IMMED_ENCODING" expr="#false" type="bool" display="h"/>152153<field name="SRC1" low="0" high="12" type="#cat3-src">154<param name="HALF"/>155<param name="IMMED_ENCODING"/>156</field>157<field name="SRC3" low="16" high="28" type="#cat3-src">158<param name="HALF"/>159<param name="IMMED_ENCODING"/>160</field>161</bitset>162163<bitset name="#instruction-cat3-alt" extends="#instruction-cat3-base">164<doc>165The difference is that this cat3 version does not support plain166const registers as src1/src3 but does support inmidiate values.167On the other hand it still supports relative gpr and consts.168</doc>169170<pattern pos="13">1</pattern>171172<derived name="IMMED_ENCODING" expr="#true" type="bool" display="h"/>173174<field name="SRC1" low="0" high="12" type="#cat3-src">175<param name="HALF"/>176<param name="IMMED_ENCODING"/>177</field>178<field name="SRC3" low="16" high="28" type="#cat3-src">179<param name="HALF"/>180<param name="IMMED_ENCODING"/>181</field>182183<encode>184<map name="SRC3">src->srcs[2]</map>185<map name="DST_CONV">false</map>186</encode>187</bitset>188189<!-- TODO find shlg.b32 -->190<bitset name="shlg.b16" extends="#instruction-cat3-alt">191<doc>192(src2 << src1) | src3193</doc>194195<!-- TODO check older gens -->196<gen min="600"/>197198<pattern low="55" high="58">1011</pattern> <!-- OPC -->199<derived name="FULL" expr="#false" type="bool"/>200</bitset>201202<bitset name="mad.u16" extends="#instruction-cat3">203<pattern low="55" high="58">0000</pattern> <!-- OPC -->204<derived name="FULL" expr="#false" type="bool"/>205</bitset>206207<bitset name="madsh.u16" extends="#instruction-cat3">208<pattern low="55" high="58">0001</pattern> <!-- OPC -->209<derived name="FULL" expr="#true" type="bool"/>210</bitset>211212<bitset name="mad.s16" extends="#instruction-cat3">213<pattern low="55" high="58">0010</pattern> <!-- OPC -->214<derived name="FULL" expr="#false" type="bool"/>215</bitset>216217<bitset name="madsh.m16" extends="#instruction-cat3">218<pattern low="55" high="58">0011</pattern> <!-- OPC -->219<derived name="FULL" expr="#true" type="bool"/>220</bitset>221222<bitset name="mad.u24" extends="#instruction-cat3">223<pattern low="55" high="58">0100</pattern> <!-- OPC -->224<derived name="FULL" expr="#true" type="bool"/>225</bitset>226227<bitset name="mad.s24" extends="#instruction-cat3">228<pattern low="55" high="58">0101</pattern> <!-- OPC -->229<derived name="FULL" expr="#true" type="bool"/>230</bitset>231232<bitset name="mad.f16" extends="#instruction-cat3">233<pattern low="55" high="58">0110</pattern> <!-- OPC -->234<derived name="FULL" expr="#false" type="bool"/>235</bitset>236237<bitset name="mad.f32" extends="#instruction-cat3">238<pattern low="55" high="58">0111</pattern> <!-- OPC -->239<derived name="FULL" expr="#true" type="bool"/>240</bitset>241242<bitset name="sel.b16" extends="#instruction-cat3">243<pattern low="55" high="58">1000</pattern> <!-- OPC -->244<derived name="FULL" expr="#false" type="bool"/>245</bitset>246247<bitset name="sel.b32" extends="#instruction-cat3">248<pattern low="55" high="58">1001</pattern> <!-- OPC -->249<derived name="FULL" expr="#true" type="bool"/>250</bitset>251252<bitset name="sel.s16" extends="#instruction-cat3">253<pattern low="55" high="58">1010</pattern> <!-- OPC -->254<derived name="FULL" expr="#false" type="bool"/>255</bitset>256257<bitset name="sel.s32" extends="#instruction-cat3">258<pattern low="55" high="58">1011</pattern> <!-- OPC -->259<derived name="FULL" expr="#true" type="bool"/>260</bitset>261262<bitset name="sel.f16" extends="#instruction-cat3">263<pattern low="55" high="58">1100</pattern> <!-- OPC -->264<derived name="FULL" expr="#false" type="bool"/>265</bitset>266267<bitset name="sel.f32" extends="#instruction-cat3">268<pattern low="55" high="58">1101</pattern> <!-- OPC -->269<derived name="FULL" expr="#true" type="bool"/>270</bitset>271272<bitset name="sad.s16" extends="#instruction-cat3">273<pattern low="55" high="58">1110</pattern> <!-- OPC -->274<derived name="FULL" expr="#false" type="bool"/>275</bitset>276277<bitset name="sad.s32" extends="#instruction-cat3">278<pattern low="55" high="58">1111</pattern> <!-- OPC -->279<derived name="FULL" expr="#false" type="bool"/> <!-- We think? -->280</bitset>281282</isa>283284285