Path: blob/21.2-virgl/src/gallium/drivers/freedreno/a5xx/fd5_compute.c
4574 views
/*1* Copyright (C) 2017 Rob Clark <[email protected]>2*3* Permission is hereby granted, free of charge, to any person obtaining a4* copy of this software and associated documentation files (the "Software"),5* to deal in the Software without restriction, including without limitation6* the rights to use, copy, modify, merge, publish, distribute, sublicense,7* and/or sell copies of the Software, and to permit persons to whom the8* Software is furnished to do so, subject to the following conditions:9*10* The above copyright notice and this permission notice (including the next11* paragraph) shall be included in all copies or substantial portions of the12* Software.13*14* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR15* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,16* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL17* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER18* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,19* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE20* SOFTWARE.21*22* Authors:23* Rob Clark <[email protected]>24*/2526#include "pipe/p_state.h"2728#include "freedreno_resource.h"2930#include "fd5_compute.h"31#include "fd5_context.h"32#include "fd5_emit.h"3334/* maybe move to fd5_program? */35static void36cs_program_emit(struct fd_ringbuffer *ring, struct ir3_shader_variant *v)37{38const struct ir3_info *i = &v->info;39enum a3xx_threadsize thrsz = i->double_threadsize ? FOUR_QUADS : TWO_QUADS;40unsigned instrlen = v->instrlen;4142/* if shader is more than 32*16 instructions, don't preload it. Similar43* to the combined restriction of 64*16 for VS+FS44*/45if (instrlen > 32)46instrlen = 0;4748OUT_PKT4(ring, REG_A5XX_SP_SP_CNTL, 1);49OUT_RING(ring, 0x00000000); /* SP_SP_CNTL */5051OUT_PKT4(ring, REG_A5XX_HLSQ_CONTROL_0_REG, 1);52OUT_RING(ring, A5XX_HLSQ_CONTROL_0_REG_FSTHREADSIZE(TWO_QUADS) |53A5XX_HLSQ_CONTROL_0_REG_CSTHREADSIZE(thrsz) |540x00000880 /* XXX */);5556OUT_PKT4(ring, REG_A5XX_SP_CS_CTRL_REG0, 1);57OUT_RING(ring,58A5XX_SP_CS_CTRL_REG0_THREADSIZE(thrsz) |59A5XX_SP_CS_CTRL_REG0_HALFREGFOOTPRINT(i->max_half_reg + 1) |60A5XX_SP_CS_CTRL_REG0_FULLREGFOOTPRINT(i->max_reg + 1) |61A5XX_SP_CS_CTRL_REG0_BRANCHSTACK(ir3_shader_branchstack_hw(v)) |620x6 /* XXX */);6364OUT_PKT4(ring, REG_A5XX_HLSQ_CS_CONFIG, 1);65OUT_RING(ring, A5XX_HLSQ_CS_CONFIG_CONSTOBJECTOFFSET(0) |66A5XX_HLSQ_CS_CONFIG_SHADEROBJOFFSET(0) |67A5XX_HLSQ_CS_CONFIG_ENABLED);6869OUT_PKT4(ring, REG_A5XX_HLSQ_CS_CNTL, 1);70OUT_RING(ring, A5XX_HLSQ_CS_CNTL_INSTRLEN(instrlen) |71COND(v->has_ssbo, A5XX_HLSQ_CS_CNTL_SSBO_ENABLE));7273OUT_PKT4(ring, REG_A5XX_SP_CS_CONFIG, 1);74OUT_RING(ring, A5XX_SP_CS_CONFIG_CONSTOBJECTOFFSET(0) |75A5XX_SP_CS_CONFIG_SHADEROBJOFFSET(0) |76A5XX_SP_CS_CONFIG_ENABLED);7778assert(v->constlen % 4 == 0);79unsigned constlen = v->constlen / 4;80OUT_PKT4(ring, REG_A5XX_HLSQ_CS_CONSTLEN, 2);81OUT_RING(ring, constlen); /* HLSQ_CS_CONSTLEN */82OUT_RING(ring, instrlen); /* HLSQ_CS_INSTRLEN */8384OUT_PKT4(ring, REG_A5XX_SP_CS_OBJ_START_LO, 2);85OUT_RELOC(ring, v->bo, 0, 0, 0); /* SP_CS_OBJ_START_LO/HI */8687OUT_PKT4(ring, REG_A5XX_HLSQ_UPDATE_CNTL, 1);88OUT_RING(ring, 0x1f00000);8990uint32_t local_invocation_id, work_group_id;91local_invocation_id =92ir3_find_sysval_regid(v, SYSTEM_VALUE_LOCAL_INVOCATION_ID);93work_group_id = ir3_find_sysval_regid(v, SYSTEM_VALUE_WORKGROUP_ID);9495OUT_PKT4(ring, REG_A5XX_HLSQ_CS_CNTL_0, 2);96OUT_RING(ring, A5XX_HLSQ_CS_CNTL_0_WGIDCONSTID(work_group_id) |97A5XX_HLSQ_CS_CNTL_0_UNK0(regid(63, 0)) |98A5XX_HLSQ_CS_CNTL_0_UNK1(regid(63, 0)) |99A5XX_HLSQ_CS_CNTL_0_LOCALIDREGID(local_invocation_id));100OUT_RING(ring, 0x1); /* HLSQ_CS_CNTL_1 */101102if (instrlen > 0)103fd5_emit_shader(ring, v);104}105106static void107fd5_launch_grid(struct fd_context *ctx,108const struct pipe_grid_info *info) assert_dt109{110struct ir3_shader_key key = {};111struct ir3_shader_variant *v;112struct fd_ringbuffer *ring = ctx->batch->draw;113unsigned nglobal = 0;114115v =116ir3_shader_variant(ir3_get_shader(ctx->compute), key, false, &ctx->debug);117if (!v)118return;119120if (ctx->dirty_shader[PIPE_SHADER_COMPUTE] & FD_DIRTY_SHADER_PROG)121cs_program_emit(ring, v);122123fd5_emit_cs_state(ctx, ring, v);124fd5_emit_cs_consts(v, ring, ctx, info);125126u_foreach_bit (i, ctx->global_bindings.enabled_mask)127nglobal++;128129if (nglobal > 0) {130/* global resources don't otherwise get an OUT_RELOC(), since131* the raw ptr address is emitted ir ir3_emit_cs_consts().132* So to make the kernel aware that these buffers are referenced133* by the batch, emit dummy reloc's as part of a no-op packet134* payload:135*/136OUT_PKT7(ring, CP_NOP, 2 * nglobal);137u_foreach_bit (i, ctx->global_bindings.enabled_mask) {138struct pipe_resource *prsc = ctx->global_bindings.buf[i];139OUT_RELOC(ring, fd_resource(prsc)->bo, 0, 0, 0);140}141}142143const unsigned *local_size =144info->block; // v->shader->nir->info->workgroup_size;145const unsigned *num_groups = info->grid;146/* for some reason, mesa/st doesn't set info->work_dim, so just assume 3: */147const unsigned work_dim = info->work_dim ? info->work_dim : 3;148OUT_PKT4(ring, REG_A5XX_HLSQ_CS_NDRANGE_0, 7);149OUT_RING(ring, A5XX_HLSQ_CS_NDRANGE_0_KERNELDIM(work_dim) |150A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEX(local_size[0] - 1) |151A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEY(local_size[1] - 1) |152A5XX_HLSQ_CS_NDRANGE_0_LOCALSIZEZ(local_size[2] - 1));153OUT_RING(ring,154A5XX_HLSQ_CS_NDRANGE_1_GLOBALSIZE_X(local_size[0] * num_groups[0]));155OUT_RING(ring, 0); /* HLSQ_CS_NDRANGE_2_GLOBALOFF_X */156OUT_RING(ring,157A5XX_HLSQ_CS_NDRANGE_3_GLOBALSIZE_Y(local_size[1] * num_groups[1]));158OUT_RING(ring, 0); /* HLSQ_CS_NDRANGE_4_GLOBALOFF_Y */159OUT_RING(ring,160A5XX_HLSQ_CS_NDRANGE_5_GLOBALSIZE_Z(local_size[2] * num_groups[2]));161OUT_RING(ring, 0); /* HLSQ_CS_NDRANGE_6_GLOBALOFF_Z */162163OUT_PKT4(ring, REG_A5XX_HLSQ_CS_KERNEL_GROUP_X, 3);164OUT_RING(ring, 1); /* HLSQ_CS_KERNEL_GROUP_X */165OUT_RING(ring, 1); /* HLSQ_CS_KERNEL_GROUP_Y */166OUT_RING(ring, 1); /* HLSQ_CS_KERNEL_GROUP_Z */167168if (info->indirect) {169struct fd_resource *rsc = fd_resource(info->indirect);170171fd5_emit_flush(ctx, ring);172173OUT_PKT7(ring, CP_EXEC_CS_INDIRECT, 4);174OUT_RING(ring, 0x00000000);175OUT_RELOC(ring, rsc->bo, info->indirect_offset, 0, 0); /* ADDR_LO/HI */176OUT_RING(ring,177A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX(local_size[0] - 1) |178A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY(local_size[1] - 1) |179A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ(local_size[2] - 1));180} else {181OUT_PKT7(ring, CP_EXEC_CS, 4);182OUT_RING(ring, 0x00000000);183OUT_RING(ring, CP_EXEC_CS_1_NGROUPS_X(info->grid[0]));184OUT_RING(ring, CP_EXEC_CS_2_NGROUPS_Y(info->grid[1]));185OUT_RING(ring, CP_EXEC_CS_3_NGROUPS_Z(info->grid[2]));186}187}188189void190fd5_compute_init(struct pipe_context *pctx) disable_thread_safety_analysis191{192struct fd_context *ctx = fd_context(pctx);193ctx->launch_grid = fd5_launch_grid;194pctx->create_compute_state = ir3_shader_compute_state_create;195pctx->delete_compute_state = ir3_shader_state_delete;196}197198199