Path: blob/21.2-virgl/src/gallium/drivers/r600/r600_streamout.c
4570 views
/*1* Copyright 2013 Advanced Micro Devices, Inc.2*3* Permission is hereby granted, free of charge, to any person obtaining a4* copy of this software and associated documentation files (the "Software"),5* to deal in the Software without restriction, including without limitation6* the rights to use, copy, modify, merge, publish, distribute, sublicense,7* and/or sell copies of the Software, and to permit persons to whom the8* Software is furnished to do so, subject to the following conditions:9*10* The above copyright notice and this permission notice (including the next11* paragraph) shall be included in all copies or substantial portions of the12* Software.13*14* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR15* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,16* FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL17* THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER18* LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,19* OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE20* SOFTWARE.21*22* Authors: Marek Olšák <[email protected]>23*24*/2526#include "r600_pipe_common.h"27#include "r600_cs.h"2829#include "util/u_memory.h"30#include "evergreend.h"3132#define R_008490_CP_STRMOUT_CNTL 0x00849033#define R_028AB0_VGT_STRMOUT_EN 0x028AB034#define R_028B20_VGT_STRMOUT_BUFFER_EN 0x028B203536static void r600_set_streamout_enable(struct r600_common_context *rctx, bool enable);3738static struct pipe_stream_output_target *39r600_create_so_target(struct pipe_context *ctx,40struct pipe_resource *buffer,41unsigned buffer_offset,42unsigned buffer_size)43{44struct r600_common_context *rctx = (struct r600_common_context *)ctx;45struct r600_so_target *t;46struct r600_resource *rbuffer = (struct r600_resource*)buffer;4748t = CALLOC_STRUCT(r600_so_target);49if (!t) {50return NULL;51}5253u_suballocator_alloc(&rctx->allocator_zeroed_memory, 4, 4,54&t->buf_filled_size_offset,55(struct pipe_resource**)&t->buf_filled_size);56if (!t->buf_filled_size) {57FREE(t);58return NULL;59}6061t->b.reference.count = 1;62t->b.context = ctx;63pipe_resource_reference(&t->b.buffer, buffer);64t->b.buffer_offset = buffer_offset;65t->b.buffer_size = buffer_size;6667util_range_add(buffer, &rbuffer->valid_buffer_range, buffer_offset,68buffer_offset + buffer_size);69return &t->b;70}7172static void r600_so_target_destroy(struct pipe_context *ctx,73struct pipe_stream_output_target *target)74{75struct r600_so_target *t = (struct r600_so_target*)target;76pipe_resource_reference(&t->b.buffer, NULL);77r600_resource_reference(&t->buf_filled_size, NULL);78FREE(t);79}8081void r600_streamout_buffers_dirty(struct r600_common_context *rctx)82{83struct r600_atom *begin = &rctx->streamout.begin_atom;84unsigned num_bufs = util_bitcount(rctx->streamout.enabled_mask);85unsigned num_bufs_appended = util_bitcount(rctx->streamout.enabled_mask &86rctx->streamout.append_bitmask);8788if (!num_bufs)89return;9091rctx->streamout.num_dw_for_end =9212 + /* flush_vgt_streamout */93num_bufs * 11; /* STRMOUT_BUFFER_UPDATE, BUFFER_SIZE */9495begin->num_dw = 12; /* flush_vgt_streamout */9697begin->num_dw += num_bufs * 7; /* SET_CONTEXT_REG */9899if (rctx->family >= CHIP_RS780 && rctx->family <= CHIP_RV740)100begin->num_dw += num_bufs * 5; /* STRMOUT_BASE_UPDATE */101102begin->num_dw +=103num_bufs_appended * 8 + /* STRMOUT_BUFFER_UPDATE */104(num_bufs - num_bufs_appended) * 6 + /* STRMOUT_BUFFER_UPDATE */105(rctx->family > CHIP_R600 && rctx->family < CHIP_RS780 ? 2 : 0); /* SURFACE_BASE_UPDATE */106107rctx->set_atom_dirty(rctx, begin, true);108109r600_set_streamout_enable(rctx, true);110}111112void r600_set_streamout_targets(struct pipe_context *ctx,113unsigned num_targets,114struct pipe_stream_output_target **targets,115const unsigned *offsets)116{117struct r600_common_context *rctx = (struct r600_common_context *)ctx;118unsigned i;119unsigned enabled_mask = 0, append_bitmask = 0;120121/* Stop streamout. */122if (rctx->streamout.num_targets && rctx->streamout.begin_emitted) {123r600_emit_streamout_end(rctx);124}125126/* Set the new targets. */127for (i = 0; i < num_targets; i++) {128pipe_so_target_reference((struct pipe_stream_output_target**)&rctx->streamout.targets[i], targets[i]);129if (!targets[i])130continue;131132r600_context_add_resource_size(ctx, targets[i]->buffer);133enabled_mask |= 1 << i;134if (offsets[i] == ((unsigned)-1))135append_bitmask |= 1 << i;136}137for (; i < rctx->streamout.num_targets; i++) {138pipe_so_target_reference((struct pipe_stream_output_target**)&rctx->streamout.targets[i], NULL);139}140141rctx->streamout.enabled_mask = enabled_mask;142143rctx->streamout.num_targets = num_targets;144rctx->streamout.append_bitmask = append_bitmask;145146if (num_targets) {147r600_streamout_buffers_dirty(rctx);148} else {149rctx->set_atom_dirty(rctx, &rctx->streamout.begin_atom, false);150r600_set_streamout_enable(rctx, false);151}152}153154static void r600_flush_vgt_streamout(struct r600_common_context *rctx)155{156struct radeon_cmdbuf *cs = &rctx->gfx.cs;157unsigned reg_strmout_cntl;158159/* The register is at different places on different ASICs. */160if (rctx->chip_class >= EVERGREEN) {161reg_strmout_cntl = R_0084FC_CP_STRMOUT_CNTL;162} else {163reg_strmout_cntl = R_008490_CP_STRMOUT_CNTL;164}165166radeon_set_config_reg(cs, reg_strmout_cntl, 0);167168radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));169radeon_emit(cs, EVENT_TYPE(EVENT_TYPE_SO_VGTSTREAMOUT_FLUSH) | EVENT_INDEX(0));170171radeon_emit(cs, PKT3(PKT3_WAIT_REG_MEM, 5, 0));172radeon_emit(cs, WAIT_REG_MEM_EQUAL); /* wait until the register is equal to the reference value */173radeon_emit(cs, reg_strmout_cntl >> 2); /* register */174radeon_emit(cs, 0);175radeon_emit(cs, S_0084FC_OFFSET_UPDATE_DONE(1)); /* reference value */176radeon_emit(cs, S_0084FC_OFFSET_UPDATE_DONE(1)); /* mask */177radeon_emit(cs, 4); /* poll interval */178}179180static void r600_emit_streamout_begin(struct r600_common_context *rctx, struct r600_atom *atom)181{182struct radeon_cmdbuf *cs = &rctx->gfx.cs;183struct r600_so_target **t = rctx->streamout.targets;184uint16_t *stride_in_dw = rctx->streamout.stride_in_dw;185unsigned i, update_flags = 0;186187r600_flush_vgt_streamout(rctx);188189for (i = 0; i < rctx->streamout.num_targets; i++) {190if (!t[i])191continue;192193t[i]->stride_in_dw = stride_in_dw[i];194195uint64_t va = r600_resource(t[i]->b.buffer)->gpu_address;196197update_flags |= SURFACE_BASE_UPDATE_STRMOUT(i);198199radeon_set_context_reg_seq(cs, R_028AD0_VGT_STRMOUT_BUFFER_SIZE_0 + 16*i, 3);200radeon_emit(cs, (t[i]->b.buffer_offset +201t[i]->b.buffer_size) >> 2); /* BUFFER_SIZE (in DW) */202radeon_emit(cs, stride_in_dw[i]); /* VTX_STRIDE (in DW) */203radeon_emit(cs, va >> 8); /* BUFFER_BASE */204205r600_emit_reloc(rctx, &rctx->gfx, r600_resource(t[i]->b.buffer),206RADEON_USAGE_WRITE, RADEON_PRIO_SHADER_RW_BUFFER);207208/* R7xx requires this packet after updating BUFFER_BASE.209* Without this, R7xx locks up. */210if (rctx->family >= CHIP_RS780 && rctx->family <= CHIP_RV740) {211radeon_emit(cs, PKT3(PKT3_STRMOUT_BASE_UPDATE, 1, 0));212radeon_emit(cs, i);213radeon_emit(cs, va >> 8);214215r600_emit_reloc(rctx, &rctx->gfx, r600_resource(t[i]->b.buffer),216RADEON_USAGE_WRITE, RADEON_PRIO_SHADER_RW_BUFFER);217}218219if (rctx->streamout.append_bitmask & (1 << i) && t[i]->buf_filled_size_valid) {220uint64_t va = t[i]->buf_filled_size->gpu_address +221t[i]->buf_filled_size_offset;222223/* Append. */224radeon_emit(cs, PKT3(PKT3_STRMOUT_BUFFER_UPDATE, 4, 0));225radeon_emit(cs, STRMOUT_SELECT_BUFFER(i) |226STRMOUT_OFFSET_SOURCE(STRMOUT_OFFSET_FROM_MEM)); /* control */227radeon_emit(cs, 0); /* unused */228radeon_emit(cs, 0); /* unused */229radeon_emit(cs, va); /* src address lo */230radeon_emit(cs, va >> 32); /* src address hi */231232r600_emit_reloc(rctx, &rctx->gfx, t[i]->buf_filled_size,233RADEON_USAGE_READ, RADEON_PRIO_SO_FILLED_SIZE);234} else {235/* Start from the beginning. */236radeon_emit(cs, PKT3(PKT3_STRMOUT_BUFFER_UPDATE, 4, 0));237radeon_emit(cs, STRMOUT_SELECT_BUFFER(i) |238STRMOUT_OFFSET_SOURCE(STRMOUT_OFFSET_FROM_PACKET)); /* control */239radeon_emit(cs, 0); /* unused */240radeon_emit(cs, 0); /* unused */241radeon_emit(cs, t[i]->b.buffer_offset >> 2); /* buffer offset in DW */242radeon_emit(cs, 0); /* unused */243}244}245246if (rctx->family > CHIP_R600 && rctx->family < CHIP_RV770) {247radeon_emit(cs, PKT3(PKT3_SURFACE_BASE_UPDATE, 0, 0));248radeon_emit(cs, update_flags);249}250rctx->streamout.begin_emitted = true;251}252253void r600_emit_streamout_end(struct r600_common_context *rctx)254{255struct radeon_cmdbuf *cs = &rctx->gfx.cs;256struct r600_so_target **t = rctx->streamout.targets;257unsigned i;258uint64_t va;259260r600_flush_vgt_streamout(rctx);261262for (i = 0; i < rctx->streamout.num_targets; i++) {263if (!t[i])264continue;265266va = t[i]->buf_filled_size->gpu_address + t[i]->buf_filled_size_offset;267radeon_emit(cs, PKT3(PKT3_STRMOUT_BUFFER_UPDATE, 4, 0));268radeon_emit(cs, STRMOUT_SELECT_BUFFER(i) |269STRMOUT_OFFSET_SOURCE(STRMOUT_OFFSET_NONE) |270STRMOUT_STORE_BUFFER_FILLED_SIZE); /* control */271radeon_emit(cs, va); /* dst address lo */272radeon_emit(cs, va >> 32); /* dst address hi */273radeon_emit(cs, 0); /* unused */274radeon_emit(cs, 0); /* unused */275276r600_emit_reloc(rctx, &rctx->gfx, t[i]->buf_filled_size,277RADEON_USAGE_WRITE, RADEON_PRIO_SO_FILLED_SIZE);278279/* Zero the buffer size. The counters (primitives generated,280* primitives emitted) may be enabled even if there is not281* buffer bound. This ensures that the primitives-emitted query282* won't increment. */283radeon_set_context_reg(cs, R_028AD0_VGT_STRMOUT_BUFFER_SIZE_0 + 16*i, 0);284285t[i]->buf_filled_size_valid = true;286}287288rctx->streamout.begin_emitted = false;289rctx->flags |= R600_CONTEXT_STREAMOUT_FLUSH;290}291292/* STREAMOUT CONFIG DERIVED STATE293*294* Streamout must be enabled for the PRIMITIVES_GENERATED query to work.295* The buffer mask is an independent state, so no writes occur if there296* are no buffers bound.297*/298299static void r600_emit_streamout_enable(struct r600_common_context *rctx,300struct r600_atom *atom)301{302unsigned strmout_config_reg = R_028AB0_VGT_STRMOUT_EN;303unsigned strmout_config_val = S_028B94_STREAMOUT_0_EN(r600_get_strmout_en(rctx));304unsigned strmout_buffer_reg = R_028B20_VGT_STRMOUT_BUFFER_EN;305unsigned strmout_buffer_val = rctx->streamout.hw_enabled_mask &306rctx->streamout.enabled_stream_buffers_mask;307308if (rctx->chip_class >= EVERGREEN) {309strmout_buffer_reg = R_028B98_VGT_STRMOUT_BUFFER_CONFIG;310311strmout_config_reg = R_028B94_VGT_STRMOUT_CONFIG;312strmout_config_val |=313S_028B94_STREAMOUT_1_EN(r600_get_strmout_en(rctx)) |314S_028B94_STREAMOUT_2_EN(r600_get_strmout_en(rctx)) |315S_028B94_STREAMOUT_3_EN(r600_get_strmout_en(rctx));316}317radeon_set_context_reg(&rctx->gfx.cs, strmout_buffer_reg, strmout_buffer_val);318radeon_set_context_reg(&rctx->gfx.cs, strmout_config_reg, strmout_config_val);319}320321static void r600_set_streamout_enable(struct r600_common_context *rctx, bool enable)322{323bool old_strmout_en = r600_get_strmout_en(rctx);324unsigned old_hw_enabled_mask = rctx->streamout.hw_enabled_mask;325326rctx->streamout.streamout_enabled = enable;327328rctx->streamout.hw_enabled_mask = rctx->streamout.enabled_mask |329(rctx->streamout.enabled_mask << 4) |330(rctx->streamout.enabled_mask << 8) |331(rctx->streamout.enabled_mask << 12);332333if ((old_strmout_en != r600_get_strmout_en(rctx)) ||334(old_hw_enabled_mask != rctx->streamout.hw_enabled_mask)) {335rctx->set_atom_dirty(rctx, &rctx->streamout.enable_atom, true);336}337}338339void r600_update_prims_generated_query_state(struct r600_common_context *rctx,340unsigned type, int diff)341{342if (type == PIPE_QUERY_PRIMITIVES_GENERATED) {343bool old_strmout_en = r600_get_strmout_en(rctx);344345rctx->streamout.num_prims_gen_queries += diff;346assert(rctx->streamout.num_prims_gen_queries >= 0);347348rctx->streamout.prims_gen_query_enabled =349rctx->streamout.num_prims_gen_queries != 0;350351if (old_strmout_en != r600_get_strmout_en(rctx)) {352rctx->set_atom_dirty(rctx, &rctx->streamout.enable_atom, true);353}354}355}356357void r600_streamout_init(struct r600_common_context *rctx)358{359rctx->b.create_stream_output_target = r600_create_so_target;360rctx->b.stream_output_target_destroy = r600_so_target_destroy;361rctx->streamout.begin_atom.emit = r600_emit_streamout_begin;362rctx->streamout.enable_atom.emit = r600_emit_streamout_enable;363rctx->streamout.enable_atom.num_dw = 6;364}365366367