Path: blob/21.2-virgl/src/gallium/drivers/r600/r600_viewport.c
4570 views
/*1* Copyright 2012 Advanced Micro Devices, Inc.2*3* Permission is hereby granted, free of charge, to any person obtaining a4* copy of this software and associated documentation files (the "Software"),5* to deal in the Software without restriction, including without limitation6* on the rights to use, copy, modify, merge, publish, distribute, sub7* license, and/or sell copies of the Software, and to permit persons to whom8* the Software is furnished to do so, subject to the following conditions:9*10* The above copyright notice and this permission notice (including the next11* paragraph) shall be included in all copies or substantial portions of the12* Software.13*14* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR15* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,16* FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL17* THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,18* DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR19* OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE20* USE OR OTHER DEALINGS IN THE SOFTWARE.21*/2223#include "r600_cs.h"24#include "util/u_viewport.h"25#include "tgsi/tgsi_scan.h"2627#define R600_R_028C0C_PA_CL_GB_VERT_CLIP_ADJ 0x028C0C28#define CM_R_028BE8_PA_CL_GB_VERT_CLIP_ADJ 0x28be829#define R_02843C_PA_CL_VPORT_XSCALE 0x02843C3031#define R_028250_PA_SC_VPORT_SCISSOR_0_TL 0x02825032#define S_028250_TL_X(x) (((unsigned)(x) & 0x7FFF) << 0)33#define G_028250_TL_X(x) (((x) >> 0) & 0x7FFF)34#define C_028250_TL_X 0xFFFF800035#define S_028250_TL_Y(x) (((unsigned)(x) & 0x7FFF) << 16)36#define G_028250_TL_Y(x) (((x) >> 16) & 0x7FFF)37#define C_028250_TL_Y 0x8000FFFF38#define S_028250_WINDOW_OFFSET_DISABLE(x) (((unsigned)(x) & 0x1) << 31)39#define G_028250_WINDOW_OFFSET_DISABLE(x) (((x) >> 31) & 0x1)40#define C_028250_WINDOW_OFFSET_DISABLE 0x7FFFFFFF41#define S_028254_BR_X(x) (((unsigned)(x) & 0x7FFF) << 0)42#define G_028254_BR_X(x) (((x) >> 0) & 0x7FFF)43#define C_028254_BR_X 0xFFFF800044#define S_028254_BR_Y(x) (((unsigned)(x) & 0x7FFF) << 16)45#define G_028254_BR_Y(x) (((x) >> 16) & 0x7FFF)46#define C_028254_BR_Y 0x8000FFFF47#define R_0282D0_PA_SC_VPORT_ZMIN_0 0x0282D048#define R_0282D4_PA_SC_VPORT_ZMAX_0 0x0282D44950#define GET_MAX_SCISSOR(rctx) (rctx->chip_class >= EVERGREEN ? 16384 : 8192)5152static void r600_set_scissor_states(struct pipe_context *ctx,53unsigned start_slot,54unsigned num_scissors,55const struct pipe_scissor_state *state)56{57struct r600_common_context *rctx = (struct r600_common_context *)ctx;58int i;5960for (i = 0; i < num_scissors; i++)61rctx->scissors.states[start_slot + i] = state[i];6263if (!rctx->scissor_enabled)64return;6566rctx->scissors.dirty_mask |= ((1 << num_scissors) - 1) << start_slot;67rctx->set_atom_dirty(rctx, &rctx->scissors.atom, true);68}6970/* Since the guard band disables clipping, we have to clip per-pixel71* using a scissor.72*/73static void r600_get_scissor_from_viewport(struct r600_common_context *rctx,74const struct pipe_viewport_state *vp,75struct r600_signed_scissor *scissor)76{77float tmp, minx, miny, maxx, maxy;7879/* Convert (-1, -1) and (1, 1) from clip space into window space. */80minx = -vp->scale[0] + vp->translate[0];81miny = -vp->scale[1] + vp->translate[1];82maxx = vp->scale[0] + vp->translate[0];83maxy = vp->scale[1] + vp->translate[1];8485/* r600_draw_rectangle sets this. Disable the scissor. */86if (minx == -1 && miny == -1 && maxx == 1 && maxy == 1) {87scissor->minx = scissor->miny = 0;88scissor->maxx = scissor->maxy = GET_MAX_SCISSOR(rctx);89return;90}9192/* Handle inverted viewports. */93if (minx > maxx) {94tmp = minx;95minx = maxx;96maxx = tmp;97}98if (miny > maxy) {99tmp = miny;100miny = maxy;101maxy = tmp;102}103104/* Convert to integer and round up the max bounds. */105scissor->minx = minx;106scissor->miny = miny;107scissor->maxx = ceilf(maxx);108scissor->maxy = ceilf(maxy);109}110111static void r600_clamp_scissor(struct r600_common_context *rctx,112struct pipe_scissor_state *out,113struct r600_signed_scissor *scissor)114{115unsigned max_scissor = GET_MAX_SCISSOR(rctx);116out->minx = CLAMP(scissor->minx, 0, max_scissor);117out->miny = CLAMP(scissor->miny, 0, max_scissor);118out->maxx = CLAMP(scissor->maxx, 0, max_scissor);119out->maxy = CLAMP(scissor->maxy, 0, max_scissor);120}121122static void r600_clip_scissor(struct pipe_scissor_state *out,123struct pipe_scissor_state *clip)124{125out->minx = MAX2(out->minx, clip->minx);126out->miny = MAX2(out->miny, clip->miny);127out->maxx = MIN2(out->maxx, clip->maxx);128out->maxy = MIN2(out->maxy, clip->maxy);129}130131static void r600_scissor_make_union(struct r600_signed_scissor *out,132struct r600_signed_scissor *in)133{134out->minx = MIN2(out->minx, in->minx);135out->miny = MIN2(out->miny, in->miny);136out->maxx = MAX2(out->maxx, in->maxx);137out->maxy = MAX2(out->maxy, in->maxy);138}139140void evergreen_apply_scissor_bug_workaround(struct r600_common_context *rctx,141struct pipe_scissor_state *scissor)142{143if (rctx->chip_class == EVERGREEN || rctx->chip_class == CAYMAN) {144if (scissor->maxx == 0)145scissor->minx = 1;146if (scissor->maxy == 0)147scissor->miny = 1;148149if (rctx->chip_class == CAYMAN &&150scissor->maxx == 1 && scissor->maxy == 1)151scissor->maxx = 2;152}153}154155static void r600_emit_one_scissor(struct r600_common_context *rctx,156struct radeon_cmdbuf *cs,157struct r600_signed_scissor *vp_scissor,158struct pipe_scissor_state *scissor)159{160struct pipe_scissor_state final;161162if (rctx->vs_disables_clipping_viewport) {163final.minx = final.miny = 0;164final.maxx = final.maxy = GET_MAX_SCISSOR(rctx);165} else {166r600_clamp_scissor(rctx, &final, vp_scissor);167}168169if (scissor)170r600_clip_scissor(&final, scissor);171172evergreen_apply_scissor_bug_workaround(rctx, &final);173174radeon_emit(cs, S_028250_TL_X(final.minx) |175S_028250_TL_Y(final.miny) |176S_028250_WINDOW_OFFSET_DISABLE(1));177radeon_emit(cs, S_028254_BR_X(final.maxx) |178S_028254_BR_Y(final.maxy));179}180181/* the range is [-MAX, MAX] */182#define GET_MAX_VIEWPORT_RANGE(rctx) (rctx->chip_class >= EVERGREEN ? 32768 : 16384)183184static void r600_emit_guardband(struct r600_common_context *rctx,185struct r600_signed_scissor *vp_as_scissor)186{187struct radeon_cmdbuf *cs = &rctx->gfx.cs;188struct pipe_viewport_state vp;189float left, top, right, bottom, max_range, guardband_x, guardband_y;190191/* Reconstruct the viewport transformation from the scissor. */192vp.translate[0] = (vp_as_scissor->minx + vp_as_scissor->maxx) / 2.0;193vp.translate[1] = (vp_as_scissor->miny + vp_as_scissor->maxy) / 2.0;194vp.scale[0] = vp_as_scissor->maxx - vp.translate[0];195vp.scale[1] = vp_as_scissor->maxy - vp.translate[1];196197/* Treat a 0x0 viewport as 1x1 to prevent division by zero. */198if (vp_as_scissor->minx == vp_as_scissor->maxx)199vp.scale[0] = 0.5;200if (vp_as_scissor->miny == vp_as_scissor->maxy)201vp.scale[1] = 0.5;202203/* Find the biggest guard band that is inside the supported viewport204* range. The guard band is specified as a horizontal and vertical205* distance from (0,0) in clip space.206*207* This is done by applying the inverse viewport transformation208* on the viewport limits to get those limits in clip space.209*210* Use a limit one pixel smaller to allow for some precision error.211*/212max_range = GET_MAX_VIEWPORT_RANGE(rctx) - 1;213left = (-max_range - vp.translate[0]) / vp.scale[0];214right = ( max_range - vp.translate[0]) / vp.scale[0];215top = (-max_range - vp.translate[1]) / vp.scale[1];216bottom = ( max_range - vp.translate[1]) / vp.scale[1];217218assert(left <= -1 && top <= -1 && right >= 1 && bottom >= 1);219220guardband_x = MIN2(-left, right);221guardband_y = MIN2(-top, bottom);222223/* If any of the GB registers is updated, all of them must be updated. */224if (rctx->chip_class >= CAYMAN)225radeon_set_context_reg_seq(cs, CM_R_028BE8_PA_CL_GB_VERT_CLIP_ADJ, 4);226else227radeon_set_context_reg_seq(cs, R600_R_028C0C_PA_CL_GB_VERT_CLIP_ADJ, 4);228229radeon_emit(cs, fui(guardband_y)); /* R_028BE8_PA_CL_GB_VERT_CLIP_ADJ */230radeon_emit(cs, fui(1.0)); /* R_028BEC_PA_CL_GB_VERT_DISC_ADJ */231radeon_emit(cs, fui(guardband_x)); /* R_028BF0_PA_CL_GB_HORZ_CLIP_ADJ */232radeon_emit(cs, fui(1.0)); /* R_028BF4_PA_CL_GB_HORZ_DISC_ADJ */233}234235static void r600_emit_scissors(struct r600_common_context *rctx, struct r600_atom *atom)236{237struct radeon_cmdbuf *cs = &rctx->gfx.cs;238struct pipe_scissor_state *states = rctx->scissors.states;239unsigned mask = rctx->scissors.dirty_mask;240bool scissor_enabled = rctx->scissor_enabled;241struct r600_signed_scissor max_vp_scissor;242int i;243244/* The simple case: Only 1 viewport is active. */245if (!rctx->vs_writes_viewport_index) {246struct r600_signed_scissor *vp = &rctx->viewports.as_scissor[0];247248if (!(mask & 1))249return;250251radeon_set_context_reg_seq(cs, R_028250_PA_SC_VPORT_SCISSOR_0_TL, 2);252r600_emit_one_scissor(rctx, cs, vp, scissor_enabled ? &states[0] : NULL);253r600_emit_guardband(rctx, vp);254rctx->scissors.dirty_mask &= ~1; /* clear one bit */255return;256}257258/* Shaders can draw to any viewport. Make a union of all viewports. */259max_vp_scissor = rctx->viewports.as_scissor[0];260for (i = 1; i < R600_MAX_VIEWPORTS; i++)261r600_scissor_make_union(&max_vp_scissor,262&rctx->viewports.as_scissor[i]);263264while (mask) {265int start, count, i;266267u_bit_scan_consecutive_range(&mask, &start, &count);268269radeon_set_context_reg_seq(cs, R_028250_PA_SC_VPORT_SCISSOR_0_TL +270start * 4 * 2, count * 2);271for (i = start; i < start+count; i++) {272r600_emit_one_scissor(rctx, cs, &rctx->viewports.as_scissor[i],273scissor_enabled ? &states[i] : NULL);274}275}276r600_emit_guardband(rctx, &max_vp_scissor);277rctx->scissors.dirty_mask = 0;278}279280static void r600_set_viewport_states(struct pipe_context *ctx,281unsigned start_slot,282unsigned num_viewports,283const struct pipe_viewport_state *state)284{285struct r600_common_context *rctx = (struct r600_common_context *)ctx;286unsigned mask;287int i;288289for (i = 0; i < num_viewports; i++) {290unsigned index = start_slot + i;291292rctx->viewports.states[index] = state[i];293r600_get_scissor_from_viewport(rctx, &state[i],294&rctx->viewports.as_scissor[index]);295}296297mask = ((1 << num_viewports) - 1) << start_slot;298rctx->viewports.dirty_mask |= mask;299rctx->viewports.depth_range_dirty_mask |= mask;300rctx->scissors.dirty_mask |= mask;301rctx->set_atom_dirty(rctx, &rctx->viewports.atom, true);302rctx->set_atom_dirty(rctx, &rctx->scissors.atom, true);303}304305static void r600_emit_one_viewport(struct r600_common_context *rctx,306struct pipe_viewport_state *state)307{308struct radeon_cmdbuf *cs = &rctx->gfx.cs;309310radeon_emit(cs, fui(state->scale[0]));311radeon_emit(cs, fui(state->translate[0]));312radeon_emit(cs, fui(state->scale[1]));313radeon_emit(cs, fui(state->translate[1]));314radeon_emit(cs, fui(state->scale[2]));315radeon_emit(cs, fui(state->translate[2]));316}317318static void r600_emit_viewports(struct r600_common_context *rctx)319{320struct radeon_cmdbuf *cs = &rctx->gfx.cs;321struct pipe_viewport_state *states = rctx->viewports.states;322unsigned mask = rctx->viewports.dirty_mask;323324/* The simple case: Only 1 viewport is active. */325if (!rctx->vs_writes_viewport_index) {326if (!(mask & 1))327return;328329radeon_set_context_reg_seq(cs, R_02843C_PA_CL_VPORT_XSCALE, 6);330r600_emit_one_viewport(rctx, &states[0]);331rctx->viewports.dirty_mask &= ~1; /* clear one bit */332return;333}334335while (mask) {336int start, count, i;337338u_bit_scan_consecutive_range(&mask, &start, &count);339340radeon_set_context_reg_seq(cs, R_02843C_PA_CL_VPORT_XSCALE +341start * 4 * 6, count * 6);342for (i = start; i < start+count; i++)343r600_emit_one_viewport(rctx, &states[i]);344}345rctx->viewports.dirty_mask = 0;346}347348static void r600_emit_depth_ranges(struct r600_common_context *rctx)349{350struct radeon_cmdbuf *cs = &rctx->gfx.cs;351struct pipe_viewport_state *states = rctx->viewports.states;352unsigned mask = rctx->viewports.depth_range_dirty_mask;353float zmin, zmax;354355/* The simple case: Only 1 viewport is active. */356if (!rctx->vs_writes_viewport_index) {357if (!(mask & 1))358return;359360util_viewport_zmin_zmax(&states[0], rctx->clip_halfz, &zmin, &zmax);361362radeon_set_context_reg_seq(cs, R_0282D0_PA_SC_VPORT_ZMIN_0, 2);363radeon_emit(cs, fui(zmin));364radeon_emit(cs, fui(zmax));365rctx->viewports.depth_range_dirty_mask &= ~1; /* clear one bit */366return;367}368369while (mask) {370int start, count, i;371372u_bit_scan_consecutive_range(&mask, &start, &count);373374radeon_set_context_reg_seq(cs, R_0282D0_PA_SC_VPORT_ZMIN_0 +375start * 4 * 2, count * 2);376for (i = start; i < start+count; i++) {377util_viewport_zmin_zmax(&states[i], rctx->clip_halfz, &zmin, &zmax);378radeon_emit(cs, fui(zmin));379radeon_emit(cs, fui(zmax));380}381}382rctx->viewports.depth_range_dirty_mask = 0;383}384385static void r600_emit_viewport_states(struct r600_common_context *rctx,386struct r600_atom *atom)387{388r600_emit_viewports(rctx);389r600_emit_depth_ranges(rctx);390}391392/* Set viewport dependencies on pipe_rasterizer_state. */393void r600_viewport_set_rast_deps(struct r600_common_context *rctx,394bool scissor_enable, bool clip_halfz)395{396if (rctx->scissor_enabled != scissor_enable) {397rctx->scissor_enabled = scissor_enable;398rctx->scissors.dirty_mask = (1 << R600_MAX_VIEWPORTS) - 1;399rctx->set_atom_dirty(rctx, &rctx->scissors.atom, true);400}401if (rctx->clip_halfz != clip_halfz) {402rctx->clip_halfz = clip_halfz;403rctx->viewports.depth_range_dirty_mask = (1 << R600_MAX_VIEWPORTS) - 1;404rctx->set_atom_dirty(rctx, &rctx->viewports.atom, true);405}406}407408/**409* Normally, we only emit 1 viewport and 1 scissor if no shader is using410* the VIEWPORT_INDEX output, and emitting the other viewports and scissors411* is delayed. When a shader with VIEWPORT_INDEX appears, this should be412* called to emit the rest.413*/414void r600_update_vs_writes_viewport_index(struct r600_common_context *rctx,415struct tgsi_shader_info *info)416{417bool vs_window_space;418419if (!info)420return;421422/* When the VS disables clipping and viewport transformation. */423vs_window_space =424info->properties[TGSI_PROPERTY_VS_WINDOW_SPACE_POSITION];425426if (rctx->vs_disables_clipping_viewport != vs_window_space) {427rctx->vs_disables_clipping_viewport = vs_window_space;428rctx->scissors.dirty_mask = (1 << R600_MAX_VIEWPORTS) - 1;429rctx->set_atom_dirty(rctx, &rctx->scissors.atom, true);430}431432/* Viewport index handling. */433rctx->vs_writes_viewport_index = info->writes_viewport_index;434if (!rctx->vs_writes_viewport_index)435return;436437if (rctx->scissors.dirty_mask)438rctx->set_atom_dirty(rctx, &rctx->scissors.atom, true);439440if (rctx->viewports.dirty_mask ||441rctx->viewports.depth_range_dirty_mask)442rctx->set_atom_dirty(rctx, &rctx->viewports.atom, true);443}444445void r600_init_viewport_functions(struct r600_common_context *rctx)446{447rctx->scissors.atom.emit = r600_emit_scissors;448rctx->viewports.atom.emit = r600_emit_viewport_states;449450rctx->scissors.atom.num_dw = (2 + 16 * 2) + 6;451rctx->viewports.atom.num_dw = 2 + 16 * 6;452453rctx->b.set_scissor_states = r600_set_scissor_states;454rctx->b.set_viewport_states = r600_set_viewport_states;455}456457458