Path: blob/21.2-virgl/src/gallium/drivers/radeonsi/si_query.c
4570 views
/*1* Copyright 2010 Jerome Glisse <[email protected]>2* Copyright 2014 Marek Olšák <[email protected]>3* Copyright 2018 Advanced Micro Devices, Inc.4* All Rights Reserved.5*6* Permission is hereby granted, free of charge, to any person obtaining a7* copy of this software and associated documentation files (the "Software"),8* to deal in the Software without restriction, including without limitation9* on the rights to use, copy, modify, merge, publish, distribute, sub10* license, and/or sell copies of the Software, and to permit persons to whom11* the Software is furnished to do so, subject to the following conditions:12*13* The above copyright notice and this permission notice (including the next14* paragraph) shall be included in all copies or substantial portions of the15* Software.16*17* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR18* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,19* FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL20* THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,21* DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR22* OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE23* USE OR OTHER DEALINGS IN THE SOFTWARE.24*/2526#include "si_query.h"27#include "si_build_pm4.h"2829#include "amd/common/sid.h"30#include "si_pipe.h"31#include "util/os_time.h"32#include "util/u_memory.h"33#include "util/u_suballoc.h"34#include "util/u_upload_mgr.h"3536static const struct si_query_ops query_hw_ops;3738struct si_hw_query_params {39unsigned start_offset;40unsigned end_offset;41unsigned fence_offset;42unsigned pair_stride;43unsigned pair_count;44};4546/* Queries without buffer handling or suspend/resume. */47struct si_query_sw {48struct si_query b;4950uint64_t begin_result;51uint64_t end_result;5253uint64_t begin_time;54uint64_t end_time;5556/* Fence for GPU_FINISHED. */57struct pipe_fence_handle *fence;58};5960static void si_query_sw_destroy(struct si_context *sctx, struct si_query *squery)61{62struct si_query_sw *query = (struct si_query_sw *)squery;6364sctx->b.screen->fence_reference(sctx->b.screen, &query->fence, NULL);65FREE(query);66}6768static enum radeon_value_id winsys_id_from_type(unsigned type)69{70switch (type) {71case SI_QUERY_REQUESTED_VRAM:72return RADEON_REQUESTED_VRAM_MEMORY;73case SI_QUERY_REQUESTED_GTT:74return RADEON_REQUESTED_GTT_MEMORY;75case SI_QUERY_MAPPED_VRAM:76return RADEON_MAPPED_VRAM;77case SI_QUERY_MAPPED_GTT:78return RADEON_MAPPED_GTT;79case SI_QUERY_SLAB_WASTED_VRAM:80return RADEON_SLAB_WASTED_VRAM;81case SI_QUERY_SLAB_WASTED_GTT:82return RADEON_SLAB_WASTED_GTT;83case SI_QUERY_BUFFER_WAIT_TIME:84return RADEON_BUFFER_WAIT_TIME_NS;85case SI_QUERY_NUM_MAPPED_BUFFERS:86return RADEON_NUM_MAPPED_BUFFERS;87case SI_QUERY_NUM_GFX_IBS:88return RADEON_NUM_GFX_IBS;89case SI_QUERY_GFX_BO_LIST_SIZE:90return RADEON_GFX_BO_LIST_COUNTER;91case SI_QUERY_GFX_IB_SIZE:92return RADEON_GFX_IB_SIZE_COUNTER;93case SI_QUERY_NUM_BYTES_MOVED:94return RADEON_NUM_BYTES_MOVED;95case SI_QUERY_NUM_EVICTIONS:96return RADEON_NUM_EVICTIONS;97case SI_QUERY_NUM_VRAM_CPU_PAGE_FAULTS:98return RADEON_NUM_VRAM_CPU_PAGE_FAULTS;99case SI_QUERY_VRAM_USAGE:100return RADEON_VRAM_USAGE;101case SI_QUERY_VRAM_VIS_USAGE:102return RADEON_VRAM_VIS_USAGE;103case SI_QUERY_GTT_USAGE:104return RADEON_GTT_USAGE;105case SI_QUERY_GPU_TEMPERATURE:106return RADEON_GPU_TEMPERATURE;107case SI_QUERY_CURRENT_GPU_SCLK:108return RADEON_CURRENT_SCLK;109case SI_QUERY_CURRENT_GPU_MCLK:110return RADEON_CURRENT_MCLK;111case SI_QUERY_CS_THREAD_BUSY:112return RADEON_CS_THREAD_TIME;113default:114unreachable("query type does not correspond to winsys id");115}116}117118static bool si_query_sw_begin(struct si_context *sctx, struct si_query *squery)119{120struct si_query_sw *query = (struct si_query_sw *)squery;121enum radeon_value_id ws_id;122123switch (query->b.type) {124case PIPE_QUERY_TIMESTAMP_DISJOINT:125case PIPE_QUERY_GPU_FINISHED:126break;127case SI_QUERY_DRAW_CALLS:128query->begin_result = sctx->num_draw_calls;129break;130case SI_QUERY_DECOMPRESS_CALLS:131query->begin_result = sctx->num_decompress_calls;132break;133case SI_QUERY_PRIM_RESTART_CALLS:134query->begin_result = sctx->num_prim_restart_calls;135break;136case SI_QUERY_COMPUTE_CALLS:137query->begin_result = sctx->num_compute_calls;138break;139case SI_QUERY_CP_DMA_CALLS:140query->begin_result = sctx->num_cp_dma_calls;141break;142case SI_QUERY_NUM_VS_FLUSHES:143query->begin_result = sctx->num_vs_flushes;144break;145case SI_QUERY_NUM_PS_FLUSHES:146query->begin_result = sctx->num_ps_flushes;147break;148case SI_QUERY_NUM_CS_FLUSHES:149query->begin_result = sctx->num_cs_flushes;150break;151case SI_QUERY_NUM_CB_CACHE_FLUSHES:152query->begin_result = sctx->num_cb_cache_flushes;153break;154case SI_QUERY_NUM_DB_CACHE_FLUSHES:155query->begin_result = sctx->num_db_cache_flushes;156break;157case SI_QUERY_NUM_L2_INVALIDATES:158query->begin_result = sctx->num_L2_invalidates;159break;160case SI_QUERY_NUM_L2_WRITEBACKS:161query->begin_result = sctx->num_L2_writebacks;162break;163case SI_QUERY_NUM_RESIDENT_HANDLES:164query->begin_result = sctx->num_resident_handles;165break;166case SI_QUERY_TC_OFFLOADED_SLOTS:167query->begin_result = sctx->tc ? sctx->tc->num_offloaded_slots : 0;168break;169case SI_QUERY_TC_DIRECT_SLOTS:170query->begin_result = sctx->tc ? sctx->tc->num_direct_slots : 0;171break;172case SI_QUERY_TC_NUM_SYNCS:173query->begin_result = sctx->tc ? sctx->tc->num_syncs : 0;174break;175case SI_QUERY_REQUESTED_VRAM:176case SI_QUERY_REQUESTED_GTT:177case SI_QUERY_MAPPED_VRAM:178case SI_QUERY_MAPPED_GTT:179case SI_QUERY_SLAB_WASTED_VRAM:180case SI_QUERY_SLAB_WASTED_GTT:181case SI_QUERY_VRAM_USAGE:182case SI_QUERY_VRAM_VIS_USAGE:183case SI_QUERY_GTT_USAGE:184case SI_QUERY_GPU_TEMPERATURE:185case SI_QUERY_CURRENT_GPU_SCLK:186case SI_QUERY_CURRENT_GPU_MCLK:187case SI_QUERY_BACK_BUFFER_PS_DRAW_RATIO:188case SI_QUERY_NUM_MAPPED_BUFFERS:189query->begin_result = 0;190break;191case SI_QUERY_BUFFER_WAIT_TIME:192case SI_QUERY_GFX_IB_SIZE:193case SI_QUERY_NUM_GFX_IBS:194case SI_QUERY_NUM_BYTES_MOVED:195case SI_QUERY_NUM_EVICTIONS:196case SI_QUERY_NUM_VRAM_CPU_PAGE_FAULTS: {197enum radeon_value_id ws_id = winsys_id_from_type(query->b.type);198query->begin_result = sctx->ws->query_value(sctx->ws, ws_id);199break;200}201case SI_QUERY_GFX_BO_LIST_SIZE:202ws_id = winsys_id_from_type(query->b.type);203query->begin_result = sctx->ws->query_value(sctx->ws, ws_id);204query->begin_time = sctx->ws->query_value(sctx->ws, RADEON_NUM_GFX_IBS);205break;206case SI_QUERY_CS_THREAD_BUSY:207ws_id = winsys_id_from_type(query->b.type);208query->begin_result = sctx->ws->query_value(sctx->ws, ws_id);209query->begin_time = os_time_get_nano();210break;211case SI_QUERY_GALLIUM_THREAD_BUSY:212query->begin_result = sctx->tc ? util_queue_get_thread_time_nano(&sctx->tc->queue, 0) : 0;213query->begin_time = os_time_get_nano();214break;215case SI_QUERY_GPU_LOAD:216case SI_QUERY_GPU_SHADERS_BUSY:217case SI_QUERY_GPU_TA_BUSY:218case SI_QUERY_GPU_GDS_BUSY:219case SI_QUERY_GPU_VGT_BUSY:220case SI_QUERY_GPU_IA_BUSY:221case SI_QUERY_GPU_SX_BUSY:222case SI_QUERY_GPU_WD_BUSY:223case SI_QUERY_GPU_BCI_BUSY:224case SI_QUERY_GPU_SC_BUSY:225case SI_QUERY_GPU_PA_BUSY:226case SI_QUERY_GPU_DB_BUSY:227case SI_QUERY_GPU_CP_BUSY:228case SI_QUERY_GPU_CB_BUSY:229case SI_QUERY_GPU_SDMA_BUSY:230case SI_QUERY_GPU_PFP_BUSY:231case SI_QUERY_GPU_MEQ_BUSY:232case SI_QUERY_GPU_ME_BUSY:233case SI_QUERY_GPU_SURF_SYNC_BUSY:234case SI_QUERY_GPU_CP_DMA_BUSY:235case SI_QUERY_GPU_SCRATCH_RAM_BUSY:236query->begin_result = si_begin_counter(sctx->screen, query->b.type);237break;238case SI_QUERY_NUM_COMPILATIONS:239query->begin_result = p_atomic_read(&sctx->screen->num_compilations);240break;241case SI_QUERY_NUM_SHADERS_CREATED:242query->begin_result = p_atomic_read(&sctx->screen->num_shaders_created);243break;244case SI_QUERY_LIVE_SHADER_CACHE_HITS:245query->begin_result = sctx->screen->live_shader_cache.hits;246break;247case SI_QUERY_LIVE_SHADER_CACHE_MISSES:248query->begin_result = sctx->screen->live_shader_cache.misses;249break;250case SI_QUERY_MEMORY_SHADER_CACHE_HITS:251query->begin_result = sctx->screen->num_memory_shader_cache_hits;252break;253case SI_QUERY_MEMORY_SHADER_CACHE_MISSES:254query->begin_result = sctx->screen->num_memory_shader_cache_misses;255break;256case SI_QUERY_DISK_SHADER_CACHE_HITS:257query->begin_result = sctx->screen->num_disk_shader_cache_hits;258break;259case SI_QUERY_DISK_SHADER_CACHE_MISSES:260query->begin_result = sctx->screen->num_disk_shader_cache_misses;261break;262case SI_QUERY_PD_NUM_PRIMS_ACCEPTED:263query->begin_result = sctx->compute_num_verts_accepted;264break;265case SI_QUERY_PD_NUM_PRIMS_REJECTED:266query->begin_result = sctx->compute_num_verts_rejected;267break;268case SI_QUERY_PD_NUM_PRIMS_INELIGIBLE:269query->begin_result = sctx->compute_num_verts_ineligible;270break;271case SI_QUERY_GPIN_ASIC_ID:272case SI_QUERY_GPIN_NUM_SIMD:273case SI_QUERY_GPIN_NUM_RB:274case SI_QUERY_GPIN_NUM_SPI:275case SI_QUERY_GPIN_NUM_SE:276break;277default:278unreachable("si_query_sw_begin: bad query type");279}280281return true;282}283284static bool si_query_sw_end(struct si_context *sctx, struct si_query *squery)285{286struct si_query_sw *query = (struct si_query_sw *)squery;287enum radeon_value_id ws_id;288289switch (query->b.type) {290case PIPE_QUERY_TIMESTAMP_DISJOINT:291break;292case PIPE_QUERY_GPU_FINISHED:293sctx->b.flush(&sctx->b, &query->fence, PIPE_FLUSH_DEFERRED);294break;295case SI_QUERY_DRAW_CALLS:296query->end_result = sctx->num_draw_calls;297break;298case SI_QUERY_DECOMPRESS_CALLS:299query->end_result = sctx->num_decompress_calls;300break;301case SI_QUERY_PRIM_RESTART_CALLS:302query->end_result = sctx->num_prim_restart_calls;303break;304case SI_QUERY_COMPUTE_CALLS:305query->end_result = sctx->num_compute_calls;306break;307case SI_QUERY_CP_DMA_CALLS:308query->end_result = sctx->num_cp_dma_calls;309break;310case SI_QUERY_NUM_VS_FLUSHES:311query->end_result = sctx->num_vs_flushes;312break;313case SI_QUERY_NUM_PS_FLUSHES:314query->end_result = sctx->num_ps_flushes;315break;316case SI_QUERY_NUM_CS_FLUSHES:317query->end_result = sctx->num_cs_flushes;318break;319case SI_QUERY_NUM_CB_CACHE_FLUSHES:320query->end_result = sctx->num_cb_cache_flushes;321break;322case SI_QUERY_NUM_DB_CACHE_FLUSHES:323query->end_result = sctx->num_db_cache_flushes;324break;325case SI_QUERY_NUM_L2_INVALIDATES:326query->end_result = sctx->num_L2_invalidates;327break;328case SI_QUERY_NUM_L2_WRITEBACKS:329query->end_result = sctx->num_L2_writebacks;330break;331case SI_QUERY_NUM_RESIDENT_HANDLES:332query->end_result = sctx->num_resident_handles;333break;334case SI_QUERY_TC_OFFLOADED_SLOTS:335query->end_result = sctx->tc ? sctx->tc->num_offloaded_slots : 0;336break;337case SI_QUERY_TC_DIRECT_SLOTS:338query->end_result = sctx->tc ? sctx->tc->num_direct_slots : 0;339break;340case SI_QUERY_TC_NUM_SYNCS:341query->end_result = sctx->tc ? sctx->tc->num_syncs : 0;342break;343case SI_QUERY_REQUESTED_VRAM:344case SI_QUERY_REQUESTED_GTT:345case SI_QUERY_MAPPED_VRAM:346case SI_QUERY_MAPPED_GTT:347case SI_QUERY_SLAB_WASTED_VRAM:348case SI_QUERY_SLAB_WASTED_GTT:349case SI_QUERY_VRAM_USAGE:350case SI_QUERY_VRAM_VIS_USAGE:351case SI_QUERY_GTT_USAGE:352case SI_QUERY_GPU_TEMPERATURE:353case SI_QUERY_CURRENT_GPU_SCLK:354case SI_QUERY_CURRENT_GPU_MCLK:355case SI_QUERY_BUFFER_WAIT_TIME:356case SI_QUERY_GFX_IB_SIZE:357case SI_QUERY_NUM_MAPPED_BUFFERS:358case SI_QUERY_NUM_GFX_IBS:359case SI_QUERY_NUM_BYTES_MOVED:360case SI_QUERY_NUM_EVICTIONS:361case SI_QUERY_NUM_VRAM_CPU_PAGE_FAULTS: {362enum radeon_value_id ws_id = winsys_id_from_type(query->b.type);363query->end_result = sctx->ws->query_value(sctx->ws, ws_id);364break;365}366case SI_QUERY_GFX_BO_LIST_SIZE:367ws_id = winsys_id_from_type(query->b.type);368query->end_result = sctx->ws->query_value(sctx->ws, ws_id);369query->end_time = sctx->ws->query_value(sctx->ws, RADEON_NUM_GFX_IBS);370break;371case SI_QUERY_CS_THREAD_BUSY:372ws_id = winsys_id_from_type(query->b.type);373query->end_result = sctx->ws->query_value(sctx->ws, ws_id);374query->end_time = os_time_get_nano();375break;376case SI_QUERY_GALLIUM_THREAD_BUSY:377query->end_result = sctx->tc ? util_queue_get_thread_time_nano(&sctx->tc->queue, 0) : 0;378query->end_time = os_time_get_nano();379break;380case SI_QUERY_GPU_LOAD:381case SI_QUERY_GPU_SHADERS_BUSY:382case SI_QUERY_GPU_TA_BUSY:383case SI_QUERY_GPU_GDS_BUSY:384case SI_QUERY_GPU_VGT_BUSY:385case SI_QUERY_GPU_IA_BUSY:386case SI_QUERY_GPU_SX_BUSY:387case SI_QUERY_GPU_WD_BUSY:388case SI_QUERY_GPU_BCI_BUSY:389case SI_QUERY_GPU_SC_BUSY:390case SI_QUERY_GPU_PA_BUSY:391case SI_QUERY_GPU_DB_BUSY:392case SI_QUERY_GPU_CP_BUSY:393case SI_QUERY_GPU_CB_BUSY:394case SI_QUERY_GPU_SDMA_BUSY:395case SI_QUERY_GPU_PFP_BUSY:396case SI_QUERY_GPU_MEQ_BUSY:397case SI_QUERY_GPU_ME_BUSY:398case SI_QUERY_GPU_SURF_SYNC_BUSY:399case SI_QUERY_GPU_CP_DMA_BUSY:400case SI_QUERY_GPU_SCRATCH_RAM_BUSY:401query->end_result = si_end_counter(sctx->screen, query->b.type, query->begin_result);402query->begin_result = 0;403break;404case SI_QUERY_NUM_COMPILATIONS:405query->end_result = p_atomic_read(&sctx->screen->num_compilations);406break;407case SI_QUERY_NUM_SHADERS_CREATED:408query->end_result = p_atomic_read(&sctx->screen->num_shaders_created);409break;410case SI_QUERY_BACK_BUFFER_PS_DRAW_RATIO:411query->end_result = sctx->last_tex_ps_draw_ratio;412break;413case SI_QUERY_LIVE_SHADER_CACHE_HITS:414query->end_result = sctx->screen->live_shader_cache.hits;415break;416case SI_QUERY_LIVE_SHADER_CACHE_MISSES:417query->end_result = sctx->screen->live_shader_cache.misses;418break;419case SI_QUERY_MEMORY_SHADER_CACHE_HITS:420query->end_result = sctx->screen->num_memory_shader_cache_hits;421break;422case SI_QUERY_MEMORY_SHADER_CACHE_MISSES:423query->end_result = sctx->screen->num_memory_shader_cache_misses;424break;425case SI_QUERY_DISK_SHADER_CACHE_HITS:426query->end_result = sctx->screen->num_disk_shader_cache_hits;427break;428case SI_QUERY_DISK_SHADER_CACHE_MISSES:429query->end_result = sctx->screen->num_disk_shader_cache_misses;430break;431case SI_QUERY_PD_NUM_PRIMS_ACCEPTED:432query->end_result = sctx->compute_num_verts_accepted;433break;434case SI_QUERY_PD_NUM_PRIMS_REJECTED:435query->end_result = sctx->compute_num_verts_rejected;436break;437case SI_QUERY_PD_NUM_PRIMS_INELIGIBLE:438query->end_result = sctx->compute_num_verts_ineligible;439break;440case SI_QUERY_GPIN_ASIC_ID:441case SI_QUERY_GPIN_NUM_SIMD:442case SI_QUERY_GPIN_NUM_RB:443case SI_QUERY_GPIN_NUM_SPI:444case SI_QUERY_GPIN_NUM_SE:445break;446default:447unreachable("si_query_sw_end: bad query type");448}449450return true;451}452453static bool si_query_sw_get_result(struct si_context *sctx, struct si_query *squery, bool wait,454union pipe_query_result *result)455{456struct si_query_sw *query = (struct si_query_sw *)squery;457458switch (query->b.type) {459case PIPE_QUERY_TIMESTAMP_DISJOINT:460/* Convert from cycles per millisecond to cycles per second (Hz). */461result->timestamp_disjoint.frequency = (uint64_t)sctx->screen->info.clock_crystal_freq * 1000;462result->timestamp_disjoint.disjoint = false;463return true;464case PIPE_QUERY_GPU_FINISHED: {465struct pipe_screen *screen = sctx->b.screen;466struct pipe_context *ctx = squery->b.flushed ? NULL : &sctx->b;467468result->b = screen->fence_finish(screen, ctx, query->fence, wait ? PIPE_TIMEOUT_INFINITE : 0);469return result->b;470}471472case SI_QUERY_GFX_BO_LIST_SIZE:473result->u64 =474(query->end_result - query->begin_result) / (query->end_time - query->begin_time);475return true;476case SI_QUERY_CS_THREAD_BUSY:477case SI_QUERY_GALLIUM_THREAD_BUSY:478result->u64 =479(query->end_result - query->begin_result) * 100 / (query->end_time - query->begin_time);480return true;481case SI_QUERY_PD_NUM_PRIMS_ACCEPTED:482case SI_QUERY_PD_NUM_PRIMS_REJECTED:483case SI_QUERY_PD_NUM_PRIMS_INELIGIBLE:484result->u64 = ((unsigned)query->end_result - (unsigned)query->begin_result) / 3;485return true;486case SI_QUERY_GPIN_ASIC_ID:487result->u32 = 0;488return true;489case SI_QUERY_GPIN_NUM_SIMD:490result->u32 = sctx->screen->info.num_good_compute_units;491return true;492case SI_QUERY_GPIN_NUM_RB:493result->u32 = sctx->screen->info.max_render_backends;494return true;495case SI_QUERY_GPIN_NUM_SPI:496result->u32 = 1; /* all supported chips have one SPI per SE */497return true;498case SI_QUERY_GPIN_NUM_SE:499result->u32 = sctx->screen->info.max_se;500return true;501}502503result->u64 = query->end_result - query->begin_result;504505switch (query->b.type) {506case SI_QUERY_BUFFER_WAIT_TIME:507case SI_QUERY_GPU_TEMPERATURE:508result->u64 /= 1000;509break;510case SI_QUERY_CURRENT_GPU_SCLK:511case SI_QUERY_CURRENT_GPU_MCLK:512result->u64 *= 1000000;513break;514}515516return true;517}518519static const struct si_query_ops sw_query_ops = {.destroy = si_query_sw_destroy,520.begin = si_query_sw_begin,521.end = si_query_sw_end,522.get_result = si_query_sw_get_result,523.get_result_resource = NULL};524525static struct pipe_query *si_query_sw_create(unsigned query_type)526{527struct si_query_sw *query;528529query = CALLOC_STRUCT(si_query_sw);530if (!query)531return NULL;532533query->b.type = query_type;534query->b.ops = &sw_query_ops;535536return (struct pipe_query *)query;537}538539void si_query_buffer_destroy(struct si_screen *sscreen, struct si_query_buffer *buffer)540{541struct si_query_buffer *prev = buffer->previous;542543/* Release all query buffers. */544while (prev) {545struct si_query_buffer *qbuf = prev;546prev = prev->previous;547si_resource_reference(&qbuf->buf, NULL);548FREE(qbuf);549}550551si_resource_reference(&buffer->buf, NULL);552}553554void si_query_buffer_reset(struct si_context *sctx, struct si_query_buffer *buffer)555{556/* Discard all query buffers except for the oldest. */557while (buffer->previous) {558struct si_query_buffer *qbuf = buffer->previous;559buffer->previous = qbuf->previous;560561si_resource_reference(&buffer->buf, NULL);562buffer->buf = qbuf->buf; /* move ownership */563FREE(qbuf);564}565buffer->results_end = 0;566567if (!buffer->buf)568return;569570/* Discard even the oldest buffer if it can't be mapped without a stall. */571if (si_cs_is_buffer_referenced(sctx, buffer->buf->buf, RADEON_USAGE_READWRITE) ||572!sctx->ws->buffer_wait(sctx->ws, buffer->buf->buf, 0, RADEON_USAGE_READWRITE)) {573si_resource_reference(&buffer->buf, NULL);574} else {575buffer->unprepared = true;576}577}578579bool si_query_buffer_alloc(struct si_context *sctx, struct si_query_buffer *buffer,580bool (*prepare_buffer)(struct si_context *, struct si_query_buffer *),581unsigned size)582{583bool unprepared = buffer->unprepared;584buffer->unprepared = false;585586if (!buffer->buf || buffer->results_end + size > buffer->buf->b.b.width0) {587if (buffer->buf) {588struct si_query_buffer *qbuf = MALLOC_STRUCT(si_query_buffer);589memcpy(qbuf, buffer, sizeof(*qbuf));590buffer->previous = qbuf;591}592buffer->results_end = 0;593594/* Queries are normally read by the CPU after595* being written by the gpu, hence staging is probably a good596* usage pattern.597*/598struct si_screen *screen = sctx->screen;599unsigned buf_size = MAX2(size, screen->info.min_alloc_size);600buffer->buf = si_resource(pipe_buffer_create(&screen->b, 0, PIPE_USAGE_STAGING, buf_size));601if (unlikely(!buffer->buf))602return false;603unprepared = true;604}605606if (unprepared && prepare_buffer) {607if (unlikely(!prepare_buffer(sctx, buffer))) {608si_resource_reference(&buffer->buf, NULL);609return false;610}611}612613return true;614}615616void si_query_hw_destroy(struct si_context *sctx, struct si_query *squery)617{618struct si_query_hw *query = (struct si_query_hw *)squery;619620si_query_buffer_destroy(sctx->screen, &query->buffer);621si_resource_reference(&query->workaround_buf, NULL);622FREE(squery);623}624625static bool si_query_hw_prepare_buffer(struct si_context *sctx, struct si_query_buffer *qbuf)626{627struct si_query_hw *query = container_of(qbuf, struct si_query_hw, buffer);628struct si_screen *screen = sctx->screen;629630/* The caller ensures that the buffer is currently unused by the GPU. */631uint32_t *results = screen->ws->buffer_map(sctx->ws, qbuf->buf->buf, NULL,632PIPE_MAP_WRITE | PIPE_MAP_UNSYNCHRONIZED);633if (!results)634return false;635636memset(results, 0, qbuf->buf->b.b.width0);637638if (query->b.type == PIPE_QUERY_OCCLUSION_COUNTER ||639query->b.type == PIPE_QUERY_OCCLUSION_PREDICATE ||640query->b.type == PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE) {641unsigned max_rbs = screen->info.max_render_backends;642unsigned enabled_rb_mask = screen->info.enabled_rb_mask;643unsigned num_results;644unsigned i, j;645646/* Set top bits for unused backends. */647num_results = qbuf->buf->b.b.width0 / query->result_size;648for (j = 0; j < num_results; j++) {649for (i = 0; i < max_rbs; i++) {650if (!(enabled_rb_mask & (1 << i))) {651results[(i * 4) + 1] = 0x80000000;652results[(i * 4) + 3] = 0x80000000;653}654}655results += 4 * max_rbs;656}657}658659return true;660}661662static void si_query_hw_get_result_resource(struct si_context *sctx, struct si_query *squery,663bool wait, enum pipe_query_value_type result_type,664int index, struct pipe_resource *resource,665unsigned offset);666667static void si_query_hw_do_emit_start(struct si_context *sctx, struct si_query_hw *query,668struct si_resource *buffer, uint64_t va);669static void si_query_hw_do_emit_stop(struct si_context *sctx, struct si_query_hw *query,670struct si_resource *buffer, uint64_t va);671static void si_query_hw_add_result(struct si_screen *sscreen, struct si_query_hw *, void *buffer,672union pipe_query_result *result);673static void si_query_hw_clear_result(struct si_query_hw *, union pipe_query_result *);674675static struct si_query_hw_ops query_hw_default_hw_ops = {676.prepare_buffer = si_query_hw_prepare_buffer,677.emit_start = si_query_hw_do_emit_start,678.emit_stop = si_query_hw_do_emit_stop,679.clear_result = si_query_hw_clear_result,680.add_result = si_query_hw_add_result,681};682683static struct pipe_query *si_query_hw_create(struct si_screen *sscreen, unsigned query_type,684unsigned index)685{686struct si_query_hw *query = CALLOC_STRUCT(si_query_hw);687if (!query)688return NULL;689690query->b.type = query_type;691query->b.ops = &query_hw_ops;692query->ops = &query_hw_default_hw_ops;693694switch (query_type) {695case PIPE_QUERY_OCCLUSION_COUNTER:696case PIPE_QUERY_OCCLUSION_PREDICATE:697case PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE:698query->result_size = 16 * sscreen->info.max_render_backends;699query->result_size += 16; /* for the fence + alignment */700query->b.num_cs_dw_suspend = 6 + si_cp_write_fence_dwords(sscreen);701break;702case PIPE_QUERY_TIME_ELAPSED:703query->result_size = 24;704query->b.num_cs_dw_suspend = 8 + si_cp_write_fence_dwords(sscreen);705break;706case PIPE_QUERY_TIMESTAMP:707query->result_size = 16;708query->b.num_cs_dw_suspend = 8 + si_cp_write_fence_dwords(sscreen);709query->flags = SI_QUERY_HW_FLAG_NO_START;710break;711case PIPE_QUERY_PRIMITIVES_EMITTED:712case PIPE_QUERY_PRIMITIVES_GENERATED:713case PIPE_QUERY_SO_STATISTICS:714case PIPE_QUERY_SO_OVERFLOW_PREDICATE:715/* NumPrimitivesWritten, PrimitiveStorageNeeded. */716query->result_size = 32;717query->b.num_cs_dw_suspend = 6;718query->stream = index;719break;720case PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE:721/* NumPrimitivesWritten, PrimitiveStorageNeeded. */722query->result_size = 32 * SI_MAX_STREAMS;723query->b.num_cs_dw_suspend = 6 * SI_MAX_STREAMS;724break;725case PIPE_QUERY_PIPELINE_STATISTICS:726/* 11 values on GCN. */727query->result_size = 11 * 16;728query->result_size += 8; /* for the fence + alignment */729query->b.num_cs_dw_suspend = 6 + si_cp_write_fence_dwords(sscreen);730break;731default:732assert(0);733FREE(query);734return NULL;735}736737return (struct pipe_query *)query;738}739740static void si_update_occlusion_query_state(struct si_context *sctx, unsigned type, int diff)741{742if (type == PIPE_QUERY_OCCLUSION_COUNTER || type == PIPE_QUERY_OCCLUSION_PREDICATE ||743type == PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE) {744bool old_enable = sctx->num_occlusion_queries != 0;745bool old_perfect_enable = sctx->num_perfect_occlusion_queries != 0;746bool enable, perfect_enable;747748sctx->num_occlusion_queries += diff;749assert(sctx->num_occlusion_queries >= 0);750751if (type != PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE) {752sctx->num_perfect_occlusion_queries += diff;753assert(sctx->num_perfect_occlusion_queries >= 0);754}755756enable = sctx->num_occlusion_queries != 0;757perfect_enable = sctx->num_perfect_occlusion_queries != 0;758759if (enable != old_enable || perfect_enable != old_perfect_enable) {760si_set_occlusion_query_state(sctx, old_perfect_enable);761}762}763}764765static unsigned event_type_for_stream(unsigned stream)766{767switch (stream) {768default:769case 0:770return V_028A90_SAMPLE_STREAMOUTSTATS;771case 1:772return V_028A90_SAMPLE_STREAMOUTSTATS1;773case 2:774return V_028A90_SAMPLE_STREAMOUTSTATS2;775case 3:776return V_028A90_SAMPLE_STREAMOUTSTATS3;777}778}779780static void emit_sample_streamout(struct radeon_cmdbuf *cs, uint64_t va, unsigned stream)781{782radeon_begin(cs);783radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 2, 0));784radeon_emit(cs, EVENT_TYPE(event_type_for_stream(stream)) | EVENT_INDEX(3));785radeon_emit(cs, va);786radeon_emit(cs, va >> 32);787radeon_end();788}789790static void si_query_hw_do_emit_start(struct si_context *sctx, struct si_query_hw *query,791struct si_resource *buffer, uint64_t va)792{793struct radeon_cmdbuf *cs = &sctx->gfx_cs;794795switch (query->b.type) {796case PIPE_QUERY_OCCLUSION_COUNTER:797case PIPE_QUERY_OCCLUSION_PREDICATE:798case PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE: {799radeon_begin(cs);800radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 2, 0));801radeon_emit(cs, EVENT_TYPE(V_028A90_ZPASS_DONE) | EVENT_INDEX(1));802radeon_emit(cs, va);803radeon_emit(cs, va >> 32);804radeon_end();805break;806}807case PIPE_QUERY_PRIMITIVES_EMITTED:808case PIPE_QUERY_PRIMITIVES_GENERATED:809case PIPE_QUERY_SO_STATISTICS:810case PIPE_QUERY_SO_OVERFLOW_PREDICATE:811emit_sample_streamout(cs, va, query->stream);812break;813case PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE:814for (unsigned stream = 0; stream < SI_MAX_STREAMS; ++stream)815emit_sample_streamout(cs, va + 32 * stream, stream);816break;817case PIPE_QUERY_TIME_ELAPSED:818si_cp_release_mem(sctx, cs, V_028A90_BOTTOM_OF_PIPE_TS, 0, EOP_DST_SEL_MEM, EOP_INT_SEL_NONE,819EOP_DATA_SEL_TIMESTAMP, NULL, va, 0, query->b.type);820break;821case PIPE_QUERY_PIPELINE_STATISTICS: {822radeon_begin(cs);823radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 2, 0));824radeon_emit(cs, EVENT_TYPE(V_028A90_SAMPLE_PIPELINESTAT) | EVENT_INDEX(2));825radeon_emit(cs, va);826radeon_emit(cs, va >> 32);827radeon_end();828break;829}830default:831assert(0);832}833radeon_add_to_buffer_list(sctx, &sctx->gfx_cs, query->buffer.buf, RADEON_USAGE_WRITE,834RADEON_PRIO_QUERY);835}836837static void si_query_hw_emit_start(struct si_context *sctx, struct si_query_hw *query)838{839uint64_t va;840841if (!si_query_buffer_alloc(sctx, &query->buffer, query->ops->prepare_buffer, query->result_size))842return;843844si_update_occlusion_query_state(sctx, query->b.type, 1);845si_update_prims_generated_query_state(sctx, query->b.type, 1);846847if (query->b.type == PIPE_QUERY_PIPELINE_STATISTICS)848sctx->num_pipeline_stat_queries++;849850si_need_gfx_cs_space(sctx, 0);851852va = query->buffer.buf->gpu_address + query->buffer.results_end;853query->ops->emit_start(sctx, query, query->buffer.buf, va);854}855856static void si_query_hw_do_emit_stop(struct si_context *sctx, struct si_query_hw *query,857struct si_resource *buffer, uint64_t va)858{859struct radeon_cmdbuf *cs = &sctx->gfx_cs;860uint64_t fence_va = 0;861862switch (query->b.type) {863case PIPE_QUERY_OCCLUSION_COUNTER:864case PIPE_QUERY_OCCLUSION_PREDICATE:865case PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE: {866va += 8;867radeon_begin(cs);868radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 2, 0));869radeon_emit(cs, EVENT_TYPE(V_028A90_ZPASS_DONE) | EVENT_INDEX(1));870radeon_emit(cs, va);871radeon_emit(cs, va >> 32);872radeon_end();873874fence_va = va + sctx->screen->info.max_render_backends * 16 - 8;875break;876}877case PIPE_QUERY_PRIMITIVES_EMITTED:878case PIPE_QUERY_PRIMITIVES_GENERATED:879case PIPE_QUERY_SO_STATISTICS:880case PIPE_QUERY_SO_OVERFLOW_PREDICATE:881va += 16;882emit_sample_streamout(cs, va, query->stream);883break;884case PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE:885va += 16;886for (unsigned stream = 0; stream < SI_MAX_STREAMS; ++stream)887emit_sample_streamout(cs, va + 32 * stream, stream);888break;889case PIPE_QUERY_TIME_ELAPSED:890va += 8;891FALLTHROUGH;892case PIPE_QUERY_TIMESTAMP:893si_cp_release_mem(sctx, cs, V_028A90_BOTTOM_OF_PIPE_TS, 0, EOP_DST_SEL_MEM, EOP_INT_SEL_NONE,894EOP_DATA_SEL_TIMESTAMP, NULL, va, 0, query->b.type);895fence_va = va + 8;896break;897case PIPE_QUERY_PIPELINE_STATISTICS: {898unsigned sample_size = (query->result_size - 8) / 2;899900va += sample_size;901radeon_begin(cs);902radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 2, 0));903radeon_emit(cs, EVENT_TYPE(V_028A90_SAMPLE_PIPELINESTAT) | EVENT_INDEX(2));904radeon_emit(cs, va);905radeon_emit(cs, va >> 32);906radeon_end();907908fence_va = va + sample_size;909break;910}911default:912assert(0);913}914radeon_add_to_buffer_list(sctx, &sctx->gfx_cs, query->buffer.buf, RADEON_USAGE_WRITE,915RADEON_PRIO_QUERY);916917if (fence_va) {918si_cp_release_mem(sctx, cs, V_028A90_BOTTOM_OF_PIPE_TS, 0, EOP_DST_SEL_MEM, EOP_INT_SEL_NONE,919EOP_DATA_SEL_VALUE_32BIT, query->buffer.buf, fence_va, 0x80000000,920query->b.type);921}922}923924static void si_query_hw_emit_stop(struct si_context *sctx, struct si_query_hw *query)925{926uint64_t va;927928/* The queries which need begin already called this in begin_query. */929if (query->flags & SI_QUERY_HW_FLAG_NO_START) {930si_need_gfx_cs_space(sctx, 0);931if (!si_query_buffer_alloc(sctx, &query->buffer, query->ops->prepare_buffer,932query->result_size))933return;934}935936if (!query->buffer.buf)937return; // previous buffer allocation failure938939/* emit end query */940va = query->buffer.buf->gpu_address + query->buffer.results_end;941942query->ops->emit_stop(sctx, query, query->buffer.buf, va);943944query->buffer.results_end += query->result_size;945946si_update_occlusion_query_state(sctx, query->b.type, -1);947si_update_prims_generated_query_state(sctx, query->b.type, -1);948949if (query->b.type == PIPE_QUERY_PIPELINE_STATISTICS)950sctx->num_pipeline_stat_queries--;951}952953static void emit_set_predicate(struct si_context *ctx, struct si_resource *buf, uint64_t va,954uint32_t op)955{956struct radeon_cmdbuf *cs = &ctx->gfx_cs;957958radeon_begin(cs);959960if (ctx->chip_class >= GFX9) {961radeon_emit(cs, PKT3(PKT3_SET_PREDICATION, 2, 0));962radeon_emit(cs, op);963radeon_emit(cs, va);964radeon_emit(cs, va >> 32);965} else {966radeon_emit(cs, PKT3(PKT3_SET_PREDICATION, 1, 0));967radeon_emit(cs, va);968radeon_emit(cs, op | ((va >> 32) & 0xFF));969}970radeon_end();971972radeon_add_to_buffer_list(ctx, &ctx->gfx_cs, buf, RADEON_USAGE_READ, RADEON_PRIO_QUERY);973}974975static void si_emit_query_predication(struct si_context *ctx)976{977uint32_t op;978bool flag_wait, invert;979980struct si_query_hw *query = (struct si_query_hw *)ctx->render_cond;981if (!query)982return;983984invert = ctx->render_cond_invert;985flag_wait = ctx->render_cond_mode == PIPE_RENDER_COND_WAIT ||986ctx->render_cond_mode == PIPE_RENDER_COND_BY_REGION_WAIT;987988if (ctx->screen->use_ngg_streamout && (query->b.type == PIPE_QUERY_SO_OVERFLOW_PREDICATE ||989query->b.type == PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE)) {990struct gfx10_sh_query *gfx10_query = (struct gfx10_sh_query *)query;991struct gfx10_sh_query_buffer *qbuf, *first, *last;992993op = PRED_OP(PREDICATION_OP_PRIMCOUNT);994995/* if true then invert, see GL_ARB_conditional_render_inverted */996if (!invert)997op |= PREDICATION_DRAW_NOT_VISIBLE; /* Draw if not visible or overflow */998else999op |= PREDICATION_DRAW_VISIBLE; /* Draw if visible or no overflow */10001001op |= flag_wait ? PREDICATION_HINT_WAIT : PREDICATION_HINT_NOWAIT_DRAW;10021003first = gfx10_query->first;1004last = gfx10_query->last;10051006while (first) {1007qbuf = first;1008if (first != last)1009first = LIST_ENTRY(struct gfx10_sh_query_buffer, qbuf->list.next, list);1010else1011first = NULL;10121013unsigned results_base = gfx10_query->first_begin;1014uint64_t va_base = qbuf->buf->gpu_address;1015uint64_t va = va_base + results_base;10161017unsigned begin = qbuf == gfx10_query->first ? gfx10_query->first_begin : 0;1018unsigned end = qbuf == gfx10_query->last ? gfx10_query->last_end : qbuf->buf->b.b.width0;10191020unsigned count = (end - begin) / sizeof(struct gfx10_sh_query_buffer_mem);1021do {1022if (gfx10_query->b.type == PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE) {1023for (unsigned stream = 0; stream < SI_MAX_STREAMS; ++stream) {1024emit_set_predicate(ctx, qbuf->buf, va + 4 * sizeof(uint64_t) * stream, op);10251026/* set CONTINUE bit for all packets except the first */1027op |= PREDICATION_CONTINUE;1028}1029} else {1030emit_set_predicate(ctx, qbuf->buf, va + 4 * sizeof(uint64_t) * gfx10_query->stream, op);1031op |= PREDICATION_CONTINUE;1032}10331034results_base += sizeof(struct gfx10_sh_query_buffer_mem);1035} while (count--);1036}1037} else {1038struct si_query_buffer *qbuf;10391040if (query->workaround_buf) {1041op = PRED_OP(PREDICATION_OP_BOOL64);1042} else {1043switch (query->b.type) {1044case PIPE_QUERY_OCCLUSION_COUNTER:1045case PIPE_QUERY_OCCLUSION_PREDICATE:1046case PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE:1047op = PRED_OP(PREDICATION_OP_ZPASS);1048break;1049case PIPE_QUERY_SO_OVERFLOW_PREDICATE:1050case PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE:1051op = PRED_OP(PREDICATION_OP_PRIMCOUNT);1052invert = !invert;1053break;1054default:1055assert(0);1056return;1057}1058}10591060/* if true then invert, see GL_ARB_conditional_render_inverted */1061if (invert)1062op |= PREDICATION_DRAW_NOT_VISIBLE; /* Draw if not visible or overflow */1063else1064op |= PREDICATION_DRAW_VISIBLE; /* Draw if visible or no overflow */10651066/* Use the value written by compute shader as a workaround. Note that1067* the wait flag does not apply in this predication mode.1068*1069* The shader outputs the result value to L2. Workarounds only affect GFX81070* and later, where the CP reads data from L2, so we don't need an1071* additional flush.1072*/1073if (query->workaround_buf) {1074uint64_t va = query->workaround_buf->gpu_address + query->workaround_offset;1075emit_set_predicate(ctx, query->workaround_buf, va, op);1076return;1077}10781079op |= flag_wait ? PREDICATION_HINT_WAIT : PREDICATION_HINT_NOWAIT_DRAW;10801081/* emit predicate packets for all data blocks */1082for (qbuf = &query->buffer; qbuf; qbuf = qbuf->previous) {1083unsigned results_base = 0;1084uint64_t va_base = qbuf->buf->gpu_address;10851086while (results_base < qbuf->results_end) {1087uint64_t va = va_base + results_base;10881089if (query->b.type == PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE) {1090for (unsigned stream = 0; stream < SI_MAX_STREAMS; ++stream) {1091emit_set_predicate(ctx, qbuf->buf, va + 32 * stream, op);10921093/* set CONTINUE bit for all packets except the first */1094op |= PREDICATION_CONTINUE;1095}1096} else {1097emit_set_predicate(ctx, qbuf->buf, va, op);1098op |= PREDICATION_CONTINUE;1099}11001101results_base += query->result_size;1102}1103}1104}1105}11061107static struct pipe_query *si_create_query(struct pipe_context *ctx, unsigned query_type,1108unsigned index)1109{1110struct si_screen *sscreen = (struct si_screen *)ctx->screen;11111112if (query_type == PIPE_QUERY_TIMESTAMP_DISJOINT || query_type == PIPE_QUERY_GPU_FINISHED ||1113(query_type >= PIPE_QUERY_DRIVER_SPECIFIC))1114return si_query_sw_create(query_type);11151116if (sscreen->use_ngg_streamout &&1117(query_type == PIPE_QUERY_PRIMITIVES_EMITTED ||1118query_type == PIPE_QUERY_PRIMITIVES_GENERATED || query_type == PIPE_QUERY_SO_STATISTICS ||1119query_type == PIPE_QUERY_SO_OVERFLOW_PREDICATE ||1120query_type == PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE))1121return gfx10_sh_query_create(sscreen, query_type, index);11221123return si_query_hw_create(sscreen, query_type, index);1124}11251126static void si_destroy_query(struct pipe_context *ctx, struct pipe_query *query)1127{1128struct si_context *sctx = (struct si_context *)ctx;1129struct si_query *squery = (struct si_query *)query;11301131squery->ops->destroy(sctx, squery);1132}11331134static bool si_begin_query(struct pipe_context *ctx, struct pipe_query *query)1135{1136struct si_context *sctx = (struct si_context *)ctx;1137struct si_query *squery = (struct si_query *)query;11381139return squery->ops->begin(sctx, squery);1140}11411142bool si_query_hw_begin(struct si_context *sctx, struct si_query *squery)1143{1144struct si_query_hw *query = (struct si_query_hw *)squery;11451146if (query->flags & SI_QUERY_HW_FLAG_NO_START) {1147assert(0);1148return false;1149}11501151if (!(query->flags & SI_QUERY_HW_FLAG_BEGIN_RESUMES))1152si_query_buffer_reset(sctx, &query->buffer);11531154si_resource_reference(&query->workaround_buf, NULL);11551156si_query_hw_emit_start(sctx, query);1157if (!query->buffer.buf)1158return false;11591160list_addtail(&query->b.active_list, &sctx->active_queries);1161sctx->num_cs_dw_queries_suspend += query->b.num_cs_dw_suspend;1162return true;1163}11641165static bool si_end_query(struct pipe_context *ctx, struct pipe_query *query)1166{1167struct si_context *sctx = (struct si_context *)ctx;1168struct si_query *squery = (struct si_query *)query;11691170return squery->ops->end(sctx, squery);1171}11721173bool si_query_hw_end(struct si_context *sctx, struct si_query *squery)1174{1175struct si_query_hw *query = (struct si_query_hw *)squery;11761177if (query->flags & SI_QUERY_HW_FLAG_NO_START)1178si_query_buffer_reset(sctx, &query->buffer);11791180si_query_hw_emit_stop(sctx, query);11811182if (!(query->flags & SI_QUERY_HW_FLAG_NO_START)) {1183list_delinit(&query->b.active_list);1184sctx->num_cs_dw_queries_suspend -= query->b.num_cs_dw_suspend;1185}11861187if (!query->buffer.buf)1188return false;11891190return true;1191}11921193static void si_get_hw_query_params(struct si_context *sctx, struct si_query_hw *squery, int index,1194struct si_hw_query_params *params)1195{1196unsigned max_rbs = sctx->screen->info.max_render_backends;11971198params->pair_stride = 0;1199params->pair_count = 1;12001201switch (squery->b.type) {1202case PIPE_QUERY_OCCLUSION_COUNTER:1203case PIPE_QUERY_OCCLUSION_PREDICATE:1204case PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE:1205params->start_offset = 0;1206params->end_offset = 8;1207params->fence_offset = max_rbs * 16;1208params->pair_stride = 16;1209params->pair_count = max_rbs;1210break;1211case PIPE_QUERY_TIME_ELAPSED:1212params->start_offset = 0;1213params->end_offset = 8;1214params->fence_offset = 16;1215break;1216case PIPE_QUERY_TIMESTAMP:1217params->start_offset = 0;1218params->end_offset = 0;1219params->fence_offset = 8;1220break;1221case PIPE_QUERY_PRIMITIVES_EMITTED:1222params->start_offset = 8;1223params->end_offset = 24;1224params->fence_offset = params->end_offset + 4;1225break;1226case PIPE_QUERY_PRIMITIVES_GENERATED:1227params->start_offset = 0;1228params->end_offset = 16;1229params->fence_offset = params->end_offset + 4;1230break;1231case PIPE_QUERY_SO_STATISTICS:1232params->start_offset = 8 - index * 8;1233params->end_offset = 24 - index * 8;1234params->fence_offset = params->end_offset + 4;1235break;1236case PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE:1237params->pair_count = SI_MAX_STREAMS;1238params->pair_stride = 32;1239FALLTHROUGH;1240case PIPE_QUERY_SO_OVERFLOW_PREDICATE:1241params->start_offset = 0;1242params->end_offset = 16;12431244/* We can re-use the high dword of the last 64-bit value as a1245* fence: it is initialized as 0, and the high bit is set by1246* the write of the streamout stats event.1247*/1248params->fence_offset = squery->result_size - 4;1249break;1250case PIPE_QUERY_PIPELINE_STATISTICS: {1251static const unsigned offsets[] = {56, 48, 24, 32, 40, 16, 8, 0, 64, 72, 80};1252params->start_offset = offsets[index];1253params->end_offset = 88 + offsets[index];1254params->fence_offset = 2 * 88;1255break;1256}1257default:1258unreachable("si_get_hw_query_params unsupported");1259}1260}12611262static unsigned si_query_read_result(void *map, unsigned start_index, unsigned end_index,1263bool test_status_bit)1264{1265uint32_t *current_result = (uint32_t *)map;1266uint64_t start, end;12671268start = (uint64_t)current_result[start_index] | (uint64_t)current_result[start_index + 1] << 32;1269end = (uint64_t)current_result[end_index] | (uint64_t)current_result[end_index + 1] << 32;12701271if (!test_status_bit || ((start & 0x8000000000000000UL) && (end & 0x8000000000000000UL))) {1272return end - start;1273}1274return 0;1275}12761277static void si_query_hw_add_result(struct si_screen *sscreen, struct si_query_hw *query,1278void *buffer, union pipe_query_result *result)1279{1280unsigned max_rbs = sscreen->info.max_render_backends;12811282switch (query->b.type) {1283case PIPE_QUERY_OCCLUSION_COUNTER: {1284for (unsigned i = 0; i < max_rbs; ++i) {1285unsigned results_base = i * 16;1286result->u64 += si_query_read_result(buffer + results_base, 0, 2, true);1287}1288break;1289}1290case PIPE_QUERY_OCCLUSION_PREDICATE:1291case PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE: {1292for (unsigned i = 0; i < max_rbs; ++i) {1293unsigned results_base = i * 16;1294result->b = result->b || si_query_read_result(buffer + results_base, 0, 2, true) != 0;1295}1296break;1297}1298case PIPE_QUERY_TIME_ELAPSED:1299result->u64 += si_query_read_result(buffer, 0, 2, false);1300break;1301case PIPE_QUERY_TIMESTAMP:1302result->u64 = *(uint64_t *)buffer;1303break;1304case PIPE_QUERY_PRIMITIVES_EMITTED:1305/* SAMPLE_STREAMOUTSTATS stores this structure:1306* {1307* u64 NumPrimitivesWritten;1308* u64 PrimitiveStorageNeeded;1309* }1310* We only need NumPrimitivesWritten here. */1311result->u64 += si_query_read_result(buffer, 2, 6, true);1312break;1313case PIPE_QUERY_PRIMITIVES_GENERATED:1314/* Here we read PrimitiveStorageNeeded. */1315result->u64 += si_query_read_result(buffer, 0, 4, true);1316break;1317case PIPE_QUERY_SO_STATISTICS:1318result->so_statistics.num_primitives_written += si_query_read_result(buffer, 2, 6, true);1319result->so_statistics.primitives_storage_needed += si_query_read_result(buffer, 0, 4, true);1320break;1321case PIPE_QUERY_SO_OVERFLOW_PREDICATE:1322result->b = result->b || si_query_read_result(buffer, 2, 6, true) !=1323si_query_read_result(buffer, 0, 4, true);1324break;1325case PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE:1326for (unsigned stream = 0; stream < SI_MAX_STREAMS; ++stream) {1327result->b = result->b || si_query_read_result(buffer, 2, 6, true) !=1328si_query_read_result(buffer, 0, 4, true);1329buffer = (char *)buffer + 32;1330}1331break;1332case PIPE_QUERY_PIPELINE_STATISTICS:1333result->pipeline_statistics.ps_invocations += si_query_read_result(buffer, 0, 22, false);1334result->pipeline_statistics.c_primitives += si_query_read_result(buffer, 2, 24, false);1335result->pipeline_statistics.c_invocations += si_query_read_result(buffer, 4, 26, false);1336result->pipeline_statistics.vs_invocations += si_query_read_result(buffer, 6, 28, false);1337result->pipeline_statistics.gs_invocations += si_query_read_result(buffer, 8, 30, false);1338result->pipeline_statistics.gs_primitives += si_query_read_result(buffer, 10, 32, false);1339result->pipeline_statistics.ia_primitives += si_query_read_result(buffer, 12, 34, false);1340result->pipeline_statistics.ia_vertices += si_query_read_result(buffer, 14, 36, false);1341result->pipeline_statistics.hs_invocations += si_query_read_result(buffer, 16, 38, false);1342result->pipeline_statistics.ds_invocations += si_query_read_result(buffer, 18, 40, false);1343result->pipeline_statistics.cs_invocations += si_query_read_result(buffer, 20, 42, false);1344#if 0 /* for testing */1345printf("Pipeline stats: IA verts=%llu, IA prims=%llu, VS=%llu, HS=%llu, "1346"DS=%llu, GS=%llu, GS prims=%llu, Clipper=%llu, "1347"Clipper prims=%llu, PS=%llu, CS=%llu\n",1348result->pipeline_statistics.ia_vertices,1349result->pipeline_statistics.ia_primitives,1350result->pipeline_statistics.vs_invocations,1351result->pipeline_statistics.hs_invocations,1352result->pipeline_statistics.ds_invocations,1353result->pipeline_statistics.gs_invocations,1354result->pipeline_statistics.gs_primitives,1355result->pipeline_statistics.c_invocations,1356result->pipeline_statistics.c_primitives,1357result->pipeline_statistics.ps_invocations,1358result->pipeline_statistics.cs_invocations);1359#endif1360break;1361default:1362assert(0);1363}1364}13651366void si_query_hw_suspend(struct si_context *sctx, struct si_query *query)1367{1368si_query_hw_emit_stop(sctx, (struct si_query_hw *)query);1369}13701371void si_query_hw_resume(struct si_context *sctx, struct si_query *query)1372{1373si_query_hw_emit_start(sctx, (struct si_query_hw *)query);1374}13751376static const struct si_query_ops query_hw_ops = {1377.destroy = si_query_hw_destroy,1378.begin = si_query_hw_begin,1379.end = si_query_hw_end,1380.get_result = si_query_hw_get_result,1381.get_result_resource = si_query_hw_get_result_resource,13821383.suspend = si_query_hw_suspend,1384.resume = si_query_hw_resume,1385};13861387static bool si_get_query_result(struct pipe_context *ctx, struct pipe_query *query, bool wait,1388union pipe_query_result *result)1389{1390struct si_context *sctx = (struct si_context *)ctx;1391struct si_query *squery = (struct si_query *)query;13921393return squery->ops->get_result(sctx, squery, wait, result);1394}13951396static void si_get_query_result_resource(struct pipe_context *ctx, struct pipe_query *query,1397bool wait, enum pipe_query_value_type result_type,1398int index, struct pipe_resource *resource, unsigned offset)1399{1400struct si_context *sctx = (struct si_context *)ctx;1401struct si_query *squery = (struct si_query *)query;14021403squery->ops->get_result_resource(sctx, squery, wait, result_type, index, resource, offset);1404}14051406static void si_query_hw_clear_result(struct si_query_hw *query, union pipe_query_result *result)1407{1408util_query_clear_result(result, query->b.type);1409}14101411bool si_query_hw_get_result(struct si_context *sctx, struct si_query *squery, bool wait,1412union pipe_query_result *result)1413{1414struct si_screen *sscreen = sctx->screen;1415struct si_query_hw *query = (struct si_query_hw *)squery;1416struct si_query_buffer *qbuf;14171418query->ops->clear_result(query, result);14191420for (qbuf = &query->buffer; qbuf; qbuf = qbuf->previous) {1421unsigned usage = PIPE_MAP_READ | (wait ? 0 : PIPE_MAP_DONTBLOCK);1422unsigned results_base = 0;1423void *map;14241425if (squery->b.flushed)1426map = sctx->ws->buffer_map(sctx->ws, qbuf->buf->buf, NULL, usage);1427else1428map = si_buffer_map(sctx, qbuf->buf, usage);14291430if (!map)1431return false;14321433while (results_base != qbuf->results_end) {1434query->ops->add_result(sscreen, query, map + results_base, result);1435results_base += query->result_size;1436}1437}14381439/* Convert the time to expected units. */1440if (squery->type == PIPE_QUERY_TIME_ELAPSED ||1441squery->type == PIPE_QUERY_TIMESTAMP) {1442result->u64 = (1000000 * result->u64) / sscreen->info.clock_crystal_freq;1443}1444return true;1445}14461447static void si_query_hw_get_result_resource(struct si_context *sctx, struct si_query *squery,1448bool wait, enum pipe_query_value_type result_type,1449int index, struct pipe_resource *resource,1450unsigned offset)1451{1452struct si_query_hw *query = (struct si_query_hw *)squery;1453struct si_query_buffer *qbuf;1454struct si_query_buffer *qbuf_prev;1455struct pipe_resource *tmp_buffer = NULL;1456unsigned tmp_buffer_offset = 0;1457struct si_qbo_state saved_state = {};1458struct pipe_grid_info grid = {};1459struct pipe_constant_buffer constant_buffer = {};1460struct pipe_shader_buffer ssbo[3];1461struct si_hw_query_params params;1462struct {1463uint32_t end_offset;1464uint32_t result_stride;1465uint32_t result_count;1466uint32_t config;1467uint32_t fence_offset;1468uint32_t pair_stride;1469uint32_t pair_count;1470} consts;14711472if (!sctx->query_result_shader) {1473sctx->query_result_shader = si_create_query_result_cs(sctx);1474if (!sctx->query_result_shader)1475return;1476}14771478if (query->buffer.previous) {1479u_suballocator_alloc(&sctx->allocator_zeroed_memory, 16, 16, &tmp_buffer_offset, &tmp_buffer);1480if (!tmp_buffer)1481return;1482}14831484si_save_qbo_state(sctx, &saved_state);14851486si_get_hw_query_params(sctx, query, index >= 0 ? index : 0, ¶ms);1487consts.end_offset = params.end_offset - params.start_offset;1488consts.fence_offset = params.fence_offset - params.start_offset;1489consts.result_stride = query->result_size;1490consts.pair_stride = params.pair_stride;1491consts.pair_count = params.pair_count;14921493constant_buffer.buffer_size = sizeof(consts);1494constant_buffer.user_buffer = &consts;14951496ssbo[1].buffer = tmp_buffer;1497ssbo[1].buffer_offset = tmp_buffer_offset;1498ssbo[1].buffer_size = 16;14991500ssbo[2] = ssbo[1];15011502grid.block[0] = 1;1503grid.block[1] = 1;1504grid.block[2] = 1;1505grid.grid[0] = 1;1506grid.grid[1] = 1;1507grid.grid[2] = 1;15081509consts.config = 0;1510if (index < 0)1511consts.config |= 4;1512if (query->b.type == PIPE_QUERY_OCCLUSION_PREDICATE ||1513query->b.type == PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE)1514consts.config |= 8;1515else if (query->b.type == PIPE_QUERY_SO_OVERFLOW_PREDICATE ||1516query->b.type == PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE)1517consts.config |= 8 | 256;1518else if (query->b.type == PIPE_QUERY_TIMESTAMP || query->b.type == PIPE_QUERY_TIME_ELAPSED)1519consts.config |= 32;15201521switch (result_type) {1522case PIPE_QUERY_TYPE_U64:1523case PIPE_QUERY_TYPE_I64:1524consts.config |= 64;1525break;1526case PIPE_QUERY_TYPE_I32:1527consts.config |= 128;1528break;1529case PIPE_QUERY_TYPE_U32:1530break;1531}15321533sctx->flags |= sctx->screen->barrier_flags.cp_to_L2;15341535for (qbuf = &query->buffer; qbuf; qbuf = qbuf_prev) {1536if (query->b.type != PIPE_QUERY_TIMESTAMP) {1537qbuf_prev = qbuf->previous;1538consts.result_count = qbuf->results_end / query->result_size;1539consts.config &= ~3;1540if (qbuf != &query->buffer)1541consts.config |= 1;1542if (qbuf->previous)1543consts.config |= 2;1544} else {1545/* Only read the last timestamp. */1546qbuf_prev = NULL;1547consts.result_count = 0;1548consts.config |= 16;1549params.start_offset += qbuf->results_end - query->result_size;1550}15511552sctx->b.set_constant_buffer(&sctx->b, PIPE_SHADER_COMPUTE, 0, false, &constant_buffer);15531554ssbo[0].buffer = &qbuf->buf->b.b;1555ssbo[0].buffer_offset = params.start_offset;1556ssbo[0].buffer_size = qbuf->results_end - params.start_offset;15571558if (!qbuf->previous) {1559ssbo[2].buffer = resource;1560ssbo[2].buffer_offset = offset;1561ssbo[2].buffer_size = 8;15621563si_resource(resource)->TC_L2_dirty = true;1564}15651566if (wait && qbuf == &query->buffer) {1567uint64_t va;15681569/* Wait for result availability. Wait only for readiness1570* of the last entry, since the fence writes should be1571* serialized in the CP.1572*/1573va = qbuf->buf->gpu_address + qbuf->results_end - query->result_size;1574va += params.fence_offset;15751576si_cp_wait_mem(sctx, &sctx->gfx_cs, va, 0x80000000, 0x80000000, WAIT_REG_MEM_EQUAL);1577}1578si_launch_grid_internal_ssbos(sctx, &grid, sctx->query_result_shader,1579SI_OP_SYNC_AFTER, SI_COHERENCY_SHADER,15803, ssbo, 0x4);1581}15821583si_restore_qbo_state(sctx, &saved_state);1584pipe_resource_reference(&tmp_buffer, NULL);1585}15861587static void si_render_condition(struct pipe_context *ctx, struct pipe_query *query, bool condition,1588enum pipe_render_cond_flag mode)1589{1590struct si_context *sctx = (struct si_context *)ctx;1591struct si_query_hw *squery = (struct si_query_hw *)query;1592struct si_atom *atom = &sctx->atoms.s.render_cond;15931594if (query) {1595bool needs_workaround = false;15961597/* There was a firmware regression in GFX8 which causes successive1598* SET_PREDICATION packets to give the wrong answer for1599* non-inverted stream overflow predication.1600*/1601if (((sctx->chip_class == GFX8 && sctx->screen->info.pfp_fw_feature < 49) ||1602(sctx->chip_class == GFX9 && sctx->screen->info.pfp_fw_feature < 38)) &&1603!condition &&1604(squery->b.type == PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE ||1605(squery->b.type == PIPE_QUERY_SO_OVERFLOW_PREDICATE &&1606(squery->buffer.previous || squery->buffer.results_end > squery->result_size)))) {1607needs_workaround = true;1608}16091610if (needs_workaround && !squery->workaround_buf) {1611bool old_render_cond_enabled = sctx->render_cond_enabled;1612sctx->render_cond_enabled = false;16131614u_suballocator_alloc(&sctx->allocator_zeroed_memory, 8, 8, &squery->workaround_offset,1615(struct pipe_resource **)&squery->workaround_buf);16161617/* Reset to NULL to avoid a redundant SET_PREDICATION1618* from launching the compute grid.1619*/1620sctx->render_cond = NULL;16211622ctx->get_query_result_resource(ctx, query, true, PIPE_QUERY_TYPE_U64, 0,1623&squery->workaround_buf->b.b, squery->workaround_offset);16241625/* Settings this in the render cond atom is too late,1626* so set it here. */1627sctx->flags |= sctx->screen->barrier_flags.L2_to_cp | SI_CONTEXT_FLUSH_FOR_RENDER_COND;16281629sctx->render_cond_enabled = old_render_cond_enabled;1630}1631}16321633sctx->render_cond = query;1634sctx->render_cond_invert = condition;1635sctx->render_cond_mode = mode;1636sctx->render_cond_enabled = query;16371638si_set_atom_dirty(sctx, atom, query != NULL);1639}16401641void si_suspend_queries(struct si_context *sctx)1642{1643struct si_query *query;16441645LIST_FOR_EACH_ENTRY (query, &sctx->active_queries, active_list)1646query->ops->suspend(sctx, query);1647}16481649void si_resume_queries(struct si_context *sctx)1650{1651struct si_query *query;16521653/* Check CS space here. Resuming must not be interrupted by flushes. */1654si_need_gfx_cs_space(sctx, 0);16551656LIST_FOR_EACH_ENTRY (query, &sctx->active_queries, active_list)1657query->ops->resume(sctx, query);1658}16591660#define XFULL(name_, query_type_, type_, result_type_, group_id_) \1661{ \1662.name = name_, .query_type = SI_QUERY_##query_type_, .type = PIPE_DRIVER_QUERY_TYPE_##type_, \1663.result_type = PIPE_DRIVER_QUERY_RESULT_TYPE_##result_type_, .group_id = group_id_ \1664}16651666#define X(name_, query_type_, type_, result_type_) \1667XFULL(name_, query_type_, type_, result_type_, ~(unsigned)0)16681669#define XG(group_, name_, query_type_, type_, result_type_) \1670XFULL(name_, query_type_, type_, result_type_, SI_QUERY_GROUP_##group_)16711672static struct pipe_driver_query_info si_driver_query_list[] = {1673X("num-compilations", NUM_COMPILATIONS, UINT64, CUMULATIVE),1674X("num-shaders-created", NUM_SHADERS_CREATED, UINT64, CUMULATIVE),1675X("draw-calls", DRAW_CALLS, UINT64, AVERAGE),1676X("decompress-calls", DECOMPRESS_CALLS, UINT64, AVERAGE),1677X("prim-restart-calls", PRIM_RESTART_CALLS, UINT64, AVERAGE),1678X("compute-calls", COMPUTE_CALLS, UINT64, AVERAGE),1679X("cp-dma-calls", CP_DMA_CALLS, UINT64, AVERAGE),1680X("num-vs-flushes", NUM_VS_FLUSHES, UINT64, AVERAGE),1681X("num-ps-flushes", NUM_PS_FLUSHES, UINT64, AVERAGE),1682X("num-cs-flushes", NUM_CS_FLUSHES, UINT64, AVERAGE),1683X("num-CB-cache-flushes", NUM_CB_CACHE_FLUSHES, UINT64, AVERAGE),1684X("num-DB-cache-flushes", NUM_DB_CACHE_FLUSHES, UINT64, AVERAGE),1685X("num-L2-invalidates", NUM_L2_INVALIDATES, UINT64, AVERAGE),1686X("num-L2-writebacks", NUM_L2_WRITEBACKS, UINT64, AVERAGE),1687X("num-resident-handles", NUM_RESIDENT_HANDLES, UINT64, AVERAGE),1688X("tc-offloaded-slots", TC_OFFLOADED_SLOTS, UINT64, AVERAGE),1689X("tc-direct-slots", TC_DIRECT_SLOTS, UINT64, AVERAGE),1690X("tc-num-syncs", TC_NUM_SYNCS, UINT64, AVERAGE),1691X("CS-thread-busy", CS_THREAD_BUSY, UINT64, AVERAGE),1692X("gallium-thread-busy", GALLIUM_THREAD_BUSY, UINT64, AVERAGE),1693X("requested-VRAM", REQUESTED_VRAM, BYTES, AVERAGE),1694X("requested-GTT", REQUESTED_GTT, BYTES, AVERAGE),1695X("mapped-VRAM", MAPPED_VRAM, BYTES, AVERAGE),1696X("mapped-GTT", MAPPED_GTT, BYTES, AVERAGE),1697X("slab-wasted-VRAM", SLAB_WASTED_VRAM, BYTES, AVERAGE),1698X("slab-wasted-GTT", SLAB_WASTED_GTT, BYTES, AVERAGE),1699X("buffer-wait-time", BUFFER_WAIT_TIME, MICROSECONDS, CUMULATIVE),1700X("num-mapped-buffers", NUM_MAPPED_BUFFERS, UINT64, AVERAGE),1701X("num-GFX-IBs", NUM_GFX_IBS, UINT64, AVERAGE),1702X("GFX-BO-list-size", GFX_BO_LIST_SIZE, UINT64, AVERAGE),1703X("GFX-IB-size", GFX_IB_SIZE, UINT64, AVERAGE),1704X("num-bytes-moved", NUM_BYTES_MOVED, BYTES, CUMULATIVE),1705X("num-evictions", NUM_EVICTIONS, UINT64, CUMULATIVE),1706X("VRAM-CPU-page-faults", NUM_VRAM_CPU_PAGE_FAULTS, UINT64, CUMULATIVE),1707X("VRAM-usage", VRAM_USAGE, BYTES, AVERAGE),1708X("VRAM-vis-usage", VRAM_VIS_USAGE, BYTES, AVERAGE),1709X("GTT-usage", GTT_USAGE, BYTES, AVERAGE),1710X("back-buffer-ps-draw-ratio", BACK_BUFFER_PS_DRAW_RATIO, UINT64, AVERAGE),1711X("live-shader-cache-hits", LIVE_SHADER_CACHE_HITS, UINT, CUMULATIVE),1712X("live-shader-cache-misses", LIVE_SHADER_CACHE_MISSES, UINT, CUMULATIVE),1713X("memory-shader-cache-hits", MEMORY_SHADER_CACHE_HITS, UINT, CUMULATIVE),1714X("memory-shader-cache-misses", MEMORY_SHADER_CACHE_MISSES, UINT, CUMULATIVE),1715X("disk-shader-cache-hits", DISK_SHADER_CACHE_HITS, UINT, CUMULATIVE),1716X("disk-shader-cache-misses", DISK_SHADER_CACHE_MISSES, UINT, CUMULATIVE),17171718/* GPIN queries are for the benefit of old versions of GPUPerfStudio,1719* which use it as a fallback path to detect the GPU type.1720*1721* Note: The names of these queries are significant for GPUPerfStudio1722* (and possibly their order as well). */1723XG(GPIN, "GPIN_000", GPIN_ASIC_ID, UINT, AVERAGE),1724XG(GPIN, "GPIN_001", GPIN_NUM_SIMD, UINT, AVERAGE),1725XG(GPIN, "GPIN_002", GPIN_NUM_RB, UINT, AVERAGE),1726XG(GPIN, "GPIN_003", GPIN_NUM_SPI, UINT, AVERAGE),1727XG(GPIN, "GPIN_004", GPIN_NUM_SE, UINT, AVERAGE),17281729X("temperature", GPU_TEMPERATURE, UINT64, AVERAGE),1730X("shader-clock", CURRENT_GPU_SCLK, HZ, AVERAGE),1731X("memory-clock", CURRENT_GPU_MCLK, HZ, AVERAGE),17321733/* The following queries must be at the end of the list because their1734* availability is adjusted dynamically based on the DRM version. */1735X("GPU-load", GPU_LOAD, UINT64, AVERAGE),1736X("GPU-shaders-busy", GPU_SHADERS_BUSY, UINT64, AVERAGE),1737X("GPU-ta-busy", GPU_TA_BUSY, UINT64, AVERAGE),1738X("GPU-gds-busy", GPU_GDS_BUSY, UINT64, AVERAGE),1739X("GPU-vgt-busy", GPU_VGT_BUSY, UINT64, AVERAGE),1740X("GPU-ia-busy", GPU_IA_BUSY, UINT64, AVERAGE),1741X("GPU-sx-busy", GPU_SX_BUSY, UINT64, AVERAGE),1742X("GPU-wd-busy", GPU_WD_BUSY, UINT64, AVERAGE),1743X("GPU-bci-busy", GPU_BCI_BUSY, UINT64, AVERAGE),1744X("GPU-sc-busy", GPU_SC_BUSY, UINT64, AVERAGE),1745X("GPU-pa-busy", GPU_PA_BUSY, UINT64, AVERAGE),1746X("GPU-db-busy", GPU_DB_BUSY, UINT64, AVERAGE),1747X("GPU-cp-busy", GPU_CP_BUSY, UINT64, AVERAGE),1748X("GPU-cb-busy", GPU_CB_BUSY, UINT64, AVERAGE),17491750/* SRBM_STATUS2 */1751X("GPU-sdma-busy", GPU_SDMA_BUSY, UINT64, AVERAGE),17521753/* CP_STAT */1754X("GPU-pfp-busy", GPU_PFP_BUSY, UINT64, AVERAGE),1755X("GPU-meq-busy", GPU_MEQ_BUSY, UINT64, AVERAGE),1756X("GPU-me-busy", GPU_ME_BUSY, UINT64, AVERAGE),1757X("GPU-surf-sync-busy", GPU_SURF_SYNC_BUSY, UINT64, AVERAGE),1758X("GPU-cp-dma-busy", GPU_CP_DMA_BUSY, UINT64, AVERAGE),1759X("GPU-scratch-ram-busy", GPU_SCRATCH_RAM_BUSY, UINT64, AVERAGE),17601761X("pd-num-prims-accepted", PD_NUM_PRIMS_ACCEPTED, UINT64, AVERAGE),1762X("pd-num-prims-rejected", PD_NUM_PRIMS_REJECTED, UINT64, AVERAGE),1763X("pd-num-prims-ineligible", PD_NUM_PRIMS_INELIGIBLE, UINT64, AVERAGE),1764};17651766#undef X1767#undef XG1768#undef XFULL17691770static unsigned si_get_num_queries(struct si_screen *sscreen)1771{1772/* amdgpu */1773if (sscreen->info.is_amdgpu) {1774if (sscreen->info.chip_class >= GFX8)1775return ARRAY_SIZE(si_driver_query_list);1776else1777return ARRAY_SIZE(si_driver_query_list) - 7;1778}17791780/* radeon */1781if (sscreen->info.has_read_registers_query) {1782if (sscreen->info.chip_class == GFX7)1783return ARRAY_SIZE(si_driver_query_list) - 6;1784else1785return ARRAY_SIZE(si_driver_query_list) - 7;1786}17871788return ARRAY_SIZE(si_driver_query_list) - 21;1789}17901791static int si_get_driver_query_info(struct pipe_screen *screen, unsigned index,1792struct pipe_driver_query_info *info)1793{1794struct si_screen *sscreen = (struct si_screen *)screen;1795unsigned num_queries = si_get_num_queries(sscreen);17961797if (!info) {1798unsigned num_perfcounters = si_get_perfcounter_info(sscreen, 0, NULL);17991800return num_queries + num_perfcounters;1801}18021803if (index >= num_queries)1804return si_get_perfcounter_info(sscreen, index - num_queries, info);18051806*info = si_driver_query_list[index];18071808switch (info->query_type) {1809case SI_QUERY_REQUESTED_VRAM:1810case SI_QUERY_VRAM_USAGE:1811case SI_QUERY_MAPPED_VRAM:1812case SI_QUERY_SLAB_WASTED_VRAM:1813info->max_value.u64 = sscreen->info.vram_size;1814break;1815case SI_QUERY_REQUESTED_GTT:1816case SI_QUERY_GTT_USAGE:1817case SI_QUERY_MAPPED_GTT:1818case SI_QUERY_SLAB_WASTED_GTT:1819info->max_value.u64 = sscreen->info.gart_size;1820break;1821case SI_QUERY_GPU_TEMPERATURE:1822info->max_value.u64 = 125;1823break;1824case SI_QUERY_VRAM_VIS_USAGE:1825info->max_value.u64 = sscreen->info.vram_vis_size;1826break;1827}18281829if (info->group_id != ~(unsigned)0 && sscreen->perfcounters)1830info->group_id += sscreen->perfcounters->base.num_groups;18311832return 1;1833}18341835/* Note: Unfortunately, GPUPerfStudio hardcodes the order of hardware1836* performance counter groups, so be careful when changing this and related1837* functions.1838*/1839static int si_get_driver_query_group_info(struct pipe_screen *screen, unsigned index,1840struct pipe_driver_query_group_info *info)1841{1842struct si_screen *sscreen = (struct si_screen *)screen;1843unsigned num_pc_groups = 0;18441845if (sscreen->perfcounters)1846num_pc_groups = sscreen->perfcounters->base.num_groups;18471848if (!info)1849return num_pc_groups + SI_NUM_SW_QUERY_GROUPS;18501851if (index < num_pc_groups)1852return si_get_perfcounter_group_info(sscreen, index, info);18531854index -= num_pc_groups;1855if (index >= SI_NUM_SW_QUERY_GROUPS)1856return 0;18571858info->name = "GPIN";1859info->max_active_queries = 5;1860info->num_queries = 5;1861return 1;1862}18631864void si_init_query_functions(struct si_context *sctx)1865{1866sctx->b.create_query = si_create_query;1867sctx->b.create_batch_query = si_create_batch_query;1868sctx->b.destroy_query = si_destroy_query;1869sctx->b.begin_query = si_begin_query;1870sctx->b.end_query = si_end_query;1871sctx->b.get_query_result = si_get_query_result;1872sctx->b.get_query_result_resource = si_get_query_result_resource;18731874if (sctx->has_graphics) {1875sctx->atoms.s.render_cond.emit = si_emit_query_predication;1876sctx->b.render_condition = si_render_condition;1877}18781879list_inithead(&sctx->active_queries);1880}18811882void si_init_screen_query_functions(struct si_screen *sscreen)1883{1884sscreen->b.get_driver_query_info = si_get_driver_query_info;1885sscreen->b.get_driver_query_group_info = si_get_driver_query_group_info;1886}188718881889