Book a Demo!
CoCalc Logo Icon
StoreFeaturesDocsShareSupportNewsAboutPoliciesSign UpSign In
PojavLauncherTeam
GitHub Repository: PojavLauncherTeam/mesa
Path: blob/21.2-virgl/src/gallium/drivers/radeonsi/si_query.c
4570 views
1
/*
2
* Copyright 2010 Jerome Glisse <[email protected]>
3
* Copyright 2014 Marek Olšák <[email protected]>
4
* Copyright 2018 Advanced Micro Devices, Inc.
5
* All Rights Reserved.
6
*
7
* Permission is hereby granted, free of charge, to any person obtaining a
8
* copy of this software and associated documentation files (the "Software"),
9
* to deal in the Software without restriction, including without limitation
10
* on the rights to use, copy, modify, merge, publish, distribute, sub
11
* license, and/or sell copies of the Software, and to permit persons to whom
12
* the Software is furnished to do so, subject to the following conditions:
13
*
14
* The above copyright notice and this permission notice (including the next
15
* paragraph) shall be included in all copies or substantial portions of the
16
* Software.
17
*
18
* THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19
* IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20
* FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21
* THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
22
* DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23
* OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24
* USE OR OTHER DEALINGS IN THE SOFTWARE.
25
*/
26
27
#include "si_query.h"
28
#include "si_build_pm4.h"
29
30
#include "amd/common/sid.h"
31
#include "si_pipe.h"
32
#include "util/os_time.h"
33
#include "util/u_memory.h"
34
#include "util/u_suballoc.h"
35
#include "util/u_upload_mgr.h"
36
37
static const struct si_query_ops query_hw_ops;
38
39
struct si_hw_query_params {
40
unsigned start_offset;
41
unsigned end_offset;
42
unsigned fence_offset;
43
unsigned pair_stride;
44
unsigned pair_count;
45
};
46
47
/* Queries without buffer handling or suspend/resume. */
48
struct si_query_sw {
49
struct si_query b;
50
51
uint64_t begin_result;
52
uint64_t end_result;
53
54
uint64_t begin_time;
55
uint64_t end_time;
56
57
/* Fence for GPU_FINISHED. */
58
struct pipe_fence_handle *fence;
59
};
60
61
static void si_query_sw_destroy(struct si_context *sctx, struct si_query *squery)
62
{
63
struct si_query_sw *query = (struct si_query_sw *)squery;
64
65
sctx->b.screen->fence_reference(sctx->b.screen, &query->fence, NULL);
66
FREE(query);
67
}
68
69
static enum radeon_value_id winsys_id_from_type(unsigned type)
70
{
71
switch (type) {
72
case SI_QUERY_REQUESTED_VRAM:
73
return RADEON_REQUESTED_VRAM_MEMORY;
74
case SI_QUERY_REQUESTED_GTT:
75
return RADEON_REQUESTED_GTT_MEMORY;
76
case SI_QUERY_MAPPED_VRAM:
77
return RADEON_MAPPED_VRAM;
78
case SI_QUERY_MAPPED_GTT:
79
return RADEON_MAPPED_GTT;
80
case SI_QUERY_SLAB_WASTED_VRAM:
81
return RADEON_SLAB_WASTED_VRAM;
82
case SI_QUERY_SLAB_WASTED_GTT:
83
return RADEON_SLAB_WASTED_GTT;
84
case SI_QUERY_BUFFER_WAIT_TIME:
85
return RADEON_BUFFER_WAIT_TIME_NS;
86
case SI_QUERY_NUM_MAPPED_BUFFERS:
87
return RADEON_NUM_MAPPED_BUFFERS;
88
case SI_QUERY_NUM_GFX_IBS:
89
return RADEON_NUM_GFX_IBS;
90
case SI_QUERY_GFX_BO_LIST_SIZE:
91
return RADEON_GFX_BO_LIST_COUNTER;
92
case SI_QUERY_GFX_IB_SIZE:
93
return RADEON_GFX_IB_SIZE_COUNTER;
94
case SI_QUERY_NUM_BYTES_MOVED:
95
return RADEON_NUM_BYTES_MOVED;
96
case SI_QUERY_NUM_EVICTIONS:
97
return RADEON_NUM_EVICTIONS;
98
case SI_QUERY_NUM_VRAM_CPU_PAGE_FAULTS:
99
return RADEON_NUM_VRAM_CPU_PAGE_FAULTS;
100
case SI_QUERY_VRAM_USAGE:
101
return RADEON_VRAM_USAGE;
102
case SI_QUERY_VRAM_VIS_USAGE:
103
return RADEON_VRAM_VIS_USAGE;
104
case SI_QUERY_GTT_USAGE:
105
return RADEON_GTT_USAGE;
106
case SI_QUERY_GPU_TEMPERATURE:
107
return RADEON_GPU_TEMPERATURE;
108
case SI_QUERY_CURRENT_GPU_SCLK:
109
return RADEON_CURRENT_SCLK;
110
case SI_QUERY_CURRENT_GPU_MCLK:
111
return RADEON_CURRENT_MCLK;
112
case SI_QUERY_CS_THREAD_BUSY:
113
return RADEON_CS_THREAD_TIME;
114
default:
115
unreachable("query type does not correspond to winsys id");
116
}
117
}
118
119
static bool si_query_sw_begin(struct si_context *sctx, struct si_query *squery)
120
{
121
struct si_query_sw *query = (struct si_query_sw *)squery;
122
enum radeon_value_id ws_id;
123
124
switch (query->b.type) {
125
case PIPE_QUERY_TIMESTAMP_DISJOINT:
126
case PIPE_QUERY_GPU_FINISHED:
127
break;
128
case SI_QUERY_DRAW_CALLS:
129
query->begin_result = sctx->num_draw_calls;
130
break;
131
case SI_QUERY_DECOMPRESS_CALLS:
132
query->begin_result = sctx->num_decompress_calls;
133
break;
134
case SI_QUERY_PRIM_RESTART_CALLS:
135
query->begin_result = sctx->num_prim_restart_calls;
136
break;
137
case SI_QUERY_COMPUTE_CALLS:
138
query->begin_result = sctx->num_compute_calls;
139
break;
140
case SI_QUERY_CP_DMA_CALLS:
141
query->begin_result = sctx->num_cp_dma_calls;
142
break;
143
case SI_QUERY_NUM_VS_FLUSHES:
144
query->begin_result = sctx->num_vs_flushes;
145
break;
146
case SI_QUERY_NUM_PS_FLUSHES:
147
query->begin_result = sctx->num_ps_flushes;
148
break;
149
case SI_QUERY_NUM_CS_FLUSHES:
150
query->begin_result = sctx->num_cs_flushes;
151
break;
152
case SI_QUERY_NUM_CB_CACHE_FLUSHES:
153
query->begin_result = sctx->num_cb_cache_flushes;
154
break;
155
case SI_QUERY_NUM_DB_CACHE_FLUSHES:
156
query->begin_result = sctx->num_db_cache_flushes;
157
break;
158
case SI_QUERY_NUM_L2_INVALIDATES:
159
query->begin_result = sctx->num_L2_invalidates;
160
break;
161
case SI_QUERY_NUM_L2_WRITEBACKS:
162
query->begin_result = sctx->num_L2_writebacks;
163
break;
164
case SI_QUERY_NUM_RESIDENT_HANDLES:
165
query->begin_result = sctx->num_resident_handles;
166
break;
167
case SI_QUERY_TC_OFFLOADED_SLOTS:
168
query->begin_result = sctx->tc ? sctx->tc->num_offloaded_slots : 0;
169
break;
170
case SI_QUERY_TC_DIRECT_SLOTS:
171
query->begin_result = sctx->tc ? sctx->tc->num_direct_slots : 0;
172
break;
173
case SI_QUERY_TC_NUM_SYNCS:
174
query->begin_result = sctx->tc ? sctx->tc->num_syncs : 0;
175
break;
176
case SI_QUERY_REQUESTED_VRAM:
177
case SI_QUERY_REQUESTED_GTT:
178
case SI_QUERY_MAPPED_VRAM:
179
case SI_QUERY_MAPPED_GTT:
180
case SI_QUERY_SLAB_WASTED_VRAM:
181
case SI_QUERY_SLAB_WASTED_GTT:
182
case SI_QUERY_VRAM_USAGE:
183
case SI_QUERY_VRAM_VIS_USAGE:
184
case SI_QUERY_GTT_USAGE:
185
case SI_QUERY_GPU_TEMPERATURE:
186
case SI_QUERY_CURRENT_GPU_SCLK:
187
case SI_QUERY_CURRENT_GPU_MCLK:
188
case SI_QUERY_BACK_BUFFER_PS_DRAW_RATIO:
189
case SI_QUERY_NUM_MAPPED_BUFFERS:
190
query->begin_result = 0;
191
break;
192
case SI_QUERY_BUFFER_WAIT_TIME:
193
case SI_QUERY_GFX_IB_SIZE:
194
case SI_QUERY_NUM_GFX_IBS:
195
case SI_QUERY_NUM_BYTES_MOVED:
196
case SI_QUERY_NUM_EVICTIONS:
197
case SI_QUERY_NUM_VRAM_CPU_PAGE_FAULTS: {
198
enum radeon_value_id ws_id = winsys_id_from_type(query->b.type);
199
query->begin_result = sctx->ws->query_value(sctx->ws, ws_id);
200
break;
201
}
202
case SI_QUERY_GFX_BO_LIST_SIZE:
203
ws_id = winsys_id_from_type(query->b.type);
204
query->begin_result = sctx->ws->query_value(sctx->ws, ws_id);
205
query->begin_time = sctx->ws->query_value(sctx->ws, RADEON_NUM_GFX_IBS);
206
break;
207
case SI_QUERY_CS_THREAD_BUSY:
208
ws_id = winsys_id_from_type(query->b.type);
209
query->begin_result = sctx->ws->query_value(sctx->ws, ws_id);
210
query->begin_time = os_time_get_nano();
211
break;
212
case SI_QUERY_GALLIUM_THREAD_BUSY:
213
query->begin_result = sctx->tc ? util_queue_get_thread_time_nano(&sctx->tc->queue, 0) : 0;
214
query->begin_time = os_time_get_nano();
215
break;
216
case SI_QUERY_GPU_LOAD:
217
case SI_QUERY_GPU_SHADERS_BUSY:
218
case SI_QUERY_GPU_TA_BUSY:
219
case SI_QUERY_GPU_GDS_BUSY:
220
case SI_QUERY_GPU_VGT_BUSY:
221
case SI_QUERY_GPU_IA_BUSY:
222
case SI_QUERY_GPU_SX_BUSY:
223
case SI_QUERY_GPU_WD_BUSY:
224
case SI_QUERY_GPU_BCI_BUSY:
225
case SI_QUERY_GPU_SC_BUSY:
226
case SI_QUERY_GPU_PA_BUSY:
227
case SI_QUERY_GPU_DB_BUSY:
228
case SI_QUERY_GPU_CP_BUSY:
229
case SI_QUERY_GPU_CB_BUSY:
230
case SI_QUERY_GPU_SDMA_BUSY:
231
case SI_QUERY_GPU_PFP_BUSY:
232
case SI_QUERY_GPU_MEQ_BUSY:
233
case SI_QUERY_GPU_ME_BUSY:
234
case SI_QUERY_GPU_SURF_SYNC_BUSY:
235
case SI_QUERY_GPU_CP_DMA_BUSY:
236
case SI_QUERY_GPU_SCRATCH_RAM_BUSY:
237
query->begin_result = si_begin_counter(sctx->screen, query->b.type);
238
break;
239
case SI_QUERY_NUM_COMPILATIONS:
240
query->begin_result = p_atomic_read(&sctx->screen->num_compilations);
241
break;
242
case SI_QUERY_NUM_SHADERS_CREATED:
243
query->begin_result = p_atomic_read(&sctx->screen->num_shaders_created);
244
break;
245
case SI_QUERY_LIVE_SHADER_CACHE_HITS:
246
query->begin_result = sctx->screen->live_shader_cache.hits;
247
break;
248
case SI_QUERY_LIVE_SHADER_CACHE_MISSES:
249
query->begin_result = sctx->screen->live_shader_cache.misses;
250
break;
251
case SI_QUERY_MEMORY_SHADER_CACHE_HITS:
252
query->begin_result = sctx->screen->num_memory_shader_cache_hits;
253
break;
254
case SI_QUERY_MEMORY_SHADER_CACHE_MISSES:
255
query->begin_result = sctx->screen->num_memory_shader_cache_misses;
256
break;
257
case SI_QUERY_DISK_SHADER_CACHE_HITS:
258
query->begin_result = sctx->screen->num_disk_shader_cache_hits;
259
break;
260
case SI_QUERY_DISK_SHADER_CACHE_MISSES:
261
query->begin_result = sctx->screen->num_disk_shader_cache_misses;
262
break;
263
case SI_QUERY_PD_NUM_PRIMS_ACCEPTED:
264
query->begin_result = sctx->compute_num_verts_accepted;
265
break;
266
case SI_QUERY_PD_NUM_PRIMS_REJECTED:
267
query->begin_result = sctx->compute_num_verts_rejected;
268
break;
269
case SI_QUERY_PD_NUM_PRIMS_INELIGIBLE:
270
query->begin_result = sctx->compute_num_verts_ineligible;
271
break;
272
case SI_QUERY_GPIN_ASIC_ID:
273
case SI_QUERY_GPIN_NUM_SIMD:
274
case SI_QUERY_GPIN_NUM_RB:
275
case SI_QUERY_GPIN_NUM_SPI:
276
case SI_QUERY_GPIN_NUM_SE:
277
break;
278
default:
279
unreachable("si_query_sw_begin: bad query type");
280
}
281
282
return true;
283
}
284
285
static bool si_query_sw_end(struct si_context *sctx, struct si_query *squery)
286
{
287
struct si_query_sw *query = (struct si_query_sw *)squery;
288
enum radeon_value_id ws_id;
289
290
switch (query->b.type) {
291
case PIPE_QUERY_TIMESTAMP_DISJOINT:
292
break;
293
case PIPE_QUERY_GPU_FINISHED:
294
sctx->b.flush(&sctx->b, &query->fence, PIPE_FLUSH_DEFERRED);
295
break;
296
case SI_QUERY_DRAW_CALLS:
297
query->end_result = sctx->num_draw_calls;
298
break;
299
case SI_QUERY_DECOMPRESS_CALLS:
300
query->end_result = sctx->num_decompress_calls;
301
break;
302
case SI_QUERY_PRIM_RESTART_CALLS:
303
query->end_result = sctx->num_prim_restart_calls;
304
break;
305
case SI_QUERY_COMPUTE_CALLS:
306
query->end_result = sctx->num_compute_calls;
307
break;
308
case SI_QUERY_CP_DMA_CALLS:
309
query->end_result = sctx->num_cp_dma_calls;
310
break;
311
case SI_QUERY_NUM_VS_FLUSHES:
312
query->end_result = sctx->num_vs_flushes;
313
break;
314
case SI_QUERY_NUM_PS_FLUSHES:
315
query->end_result = sctx->num_ps_flushes;
316
break;
317
case SI_QUERY_NUM_CS_FLUSHES:
318
query->end_result = sctx->num_cs_flushes;
319
break;
320
case SI_QUERY_NUM_CB_CACHE_FLUSHES:
321
query->end_result = sctx->num_cb_cache_flushes;
322
break;
323
case SI_QUERY_NUM_DB_CACHE_FLUSHES:
324
query->end_result = sctx->num_db_cache_flushes;
325
break;
326
case SI_QUERY_NUM_L2_INVALIDATES:
327
query->end_result = sctx->num_L2_invalidates;
328
break;
329
case SI_QUERY_NUM_L2_WRITEBACKS:
330
query->end_result = sctx->num_L2_writebacks;
331
break;
332
case SI_QUERY_NUM_RESIDENT_HANDLES:
333
query->end_result = sctx->num_resident_handles;
334
break;
335
case SI_QUERY_TC_OFFLOADED_SLOTS:
336
query->end_result = sctx->tc ? sctx->tc->num_offloaded_slots : 0;
337
break;
338
case SI_QUERY_TC_DIRECT_SLOTS:
339
query->end_result = sctx->tc ? sctx->tc->num_direct_slots : 0;
340
break;
341
case SI_QUERY_TC_NUM_SYNCS:
342
query->end_result = sctx->tc ? sctx->tc->num_syncs : 0;
343
break;
344
case SI_QUERY_REQUESTED_VRAM:
345
case SI_QUERY_REQUESTED_GTT:
346
case SI_QUERY_MAPPED_VRAM:
347
case SI_QUERY_MAPPED_GTT:
348
case SI_QUERY_SLAB_WASTED_VRAM:
349
case SI_QUERY_SLAB_WASTED_GTT:
350
case SI_QUERY_VRAM_USAGE:
351
case SI_QUERY_VRAM_VIS_USAGE:
352
case SI_QUERY_GTT_USAGE:
353
case SI_QUERY_GPU_TEMPERATURE:
354
case SI_QUERY_CURRENT_GPU_SCLK:
355
case SI_QUERY_CURRENT_GPU_MCLK:
356
case SI_QUERY_BUFFER_WAIT_TIME:
357
case SI_QUERY_GFX_IB_SIZE:
358
case SI_QUERY_NUM_MAPPED_BUFFERS:
359
case SI_QUERY_NUM_GFX_IBS:
360
case SI_QUERY_NUM_BYTES_MOVED:
361
case SI_QUERY_NUM_EVICTIONS:
362
case SI_QUERY_NUM_VRAM_CPU_PAGE_FAULTS: {
363
enum radeon_value_id ws_id = winsys_id_from_type(query->b.type);
364
query->end_result = sctx->ws->query_value(sctx->ws, ws_id);
365
break;
366
}
367
case SI_QUERY_GFX_BO_LIST_SIZE:
368
ws_id = winsys_id_from_type(query->b.type);
369
query->end_result = sctx->ws->query_value(sctx->ws, ws_id);
370
query->end_time = sctx->ws->query_value(sctx->ws, RADEON_NUM_GFX_IBS);
371
break;
372
case SI_QUERY_CS_THREAD_BUSY:
373
ws_id = winsys_id_from_type(query->b.type);
374
query->end_result = sctx->ws->query_value(sctx->ws, ws_id);
375
query->end_time = os_time_get_nano();
376
break;
377
case SI_QUERY_GALLIUM_THREAD_BUSY:
378
query->end_result = sctx->tc ? util_queue_get_thread_time_nano(&sctx->tc->queue, 0) : 0;
379
query->end_time = os_time_get_nano();
380
break;
381
case SI_QUERY_GPU_LOAD:
382
case SI_QUERY_GPU_SHADERS_BUSY:
383
case SI_QUERY_GPU_TA_BUSY:
384
case SI_QUERY_GPU_GDS_BUSY:
385
case SI_QUERY_GPU_VGT_BUSY:
386
case SI_QUERY_GPU_IA_BUSY:
387
case SI_QUERY_GPU_SX_BUSY:
388
case SI_QUERY_GPU_WD_BUSY:
389
case SI_QUERY_GPU_BCI_BUSY:
390
case SI_QUERY_GPU_SC_BUSY:
391
case SI_QUERY_GPU_PA_BUSY:
392
case SI_QUERY_GPU_DB_BUSY:
393
case SI_QUERY_GPU_CP_BUSY:
394
case SI_QUERY_GPU_CB_BUSY:
395
case SI_QUERY_GPU_SDMA_BUSY:
396
case SI_QUERY_GPU_PFP_BUSY:
397
case SI_QUERY_GPU_MEQ_BUSY:
398
case SI_QUERY_GPU_ME_BUSY:
399
case SI_QUERY_GPU_SURF_SYNC_BUSY:
400
case SI_QUERY_GPU_CP_DMA_BUSY:
401
case SI_QUERY_GPU_SCRATCH_RAM_BUSY:
402
query->end_result = si_end_counter(sctx->screen, query->b.type, query->begin_result);
403
query->begin_result = 0;
404
break;
405
case SI_QUERY_NUM_COMPILATIONS:
406
query->end_result = p_atomic_read(&sctx->screen->num_compilations);
407
break;
408
case SI_QUERY_NUM_SHADERS_CREATED:
409
query->end_result = p_atomic_read(&sctx->screen->num_shaders_created);
410
break;
411
case SI_QUERY_BACK_BUFFER_PS_DRAW_RATIO:
412
query->end_result = sctx->last_tex_ps_draw_ratio;
413
break;
414
case SI_QUERY_LIVE_SHADER_CACHE_HITS:
415
query->end_result = sctx->screen->live_shader_cache.hits;
416
break;
417
case SI_QUERY_LIVE_SHADER_CACHE_MISSES:
418
query->end_result = sctx->screen->live_shader_cache.misses;
419
break;
420
case SI_QUERY_MEMORY_SHADER_CACHE_HITS:
421
query->end_result = sctx->screen->num_memory_shader_cache_hits;
422
break;
423
case SI_QUERY_MEMORY_SHADER_CACHE_MISSES:
424
query->end_result = sctx->screen->num_memory_shader_cache_misses;
425
break;
426
case SI_QUERY_DISK_SHADER_CACHE_HITS:
427
query->end_result = sctx->screen->num_disk_shader_cache_hits;
428
break;
429
case SI_QUERY_DISK_SHADER_CACHE_MISSES:
430
query->end_result = sctx->screen->num_disk_shader_cache_misses;
431
break;
432
case SI_QUERY_PD_NUM_PRIMS_ACCEPTED:
433
query->end_result = sctx->compute_num_verts_accepted;
434
break;
435
case SI_QUERY_PD_NUM_PRIMS_REJECTED:
436
query->end_result = sctx->compute_num_verts_rejected;
437
break;
438
case SI_QUERY_PD_NUM_PRIMS_INELIGIBLE:
439
query->end_result = sctx->compute_num_verts_ineligible;
440
break;
441
case SI_QUERY_GPIN_ASIC_ID:
442
case SI_QUERY_GPIN_NUM_SIMD:
443
case SI_QUERY_GPIN_NUM_RB:
444
case SI_QUERY_GPIN_NUM_SPI:
445
case SI_QUERY_GPIN_NUM_SE:
446
break;
447
default:
448
unreachable("si_query_sw_end: bad query type");
449
}
450
451
return true;
452
}
453
454
static bool si_query_sw_get_result(struct si_context *sctx, struct si_query *squery, bool wait,
455
union pipe_query_result *result)
456
{
457
struct si_query_sw *query = (struct si_query_sw *)squery;
458
459
switch (query->b.type) {
460
case PIPE_QUERY_TIMESTAMP_DISJOINT:
461
/* Convert from cycles per millisecond to cycles per second (Hz). */
462
result->timestamp_disjoint.frequency = (uint64_t)sctx->screen->info.clock_crystal_freq * 1000;
463
result->timestamp_disjoint.disjoint = false;
464
return true;
465
case PIPE_QUERY_GPU_FINISHED: {
466
struct pipe_screen *screen = sctx->b.screen;
467
struct pipe_context *ctx = squery->b.flushed ? NULL : &sctx->b;
468
469
result->b = screen->fence_finish(screen, ctx, query->fence, wait ? PIPE_TIMEOUT_INFINITE : 0);
470
return result->b;
471
}
472
473
case SI_QUERY_GFX_BO_LIST_SIZE:
474
result->u64 =
475
(query->end_result - query->begin_result) / (query->end_time - query->begin_time);
476
return true;
477
case SI_QUERY_CS_THREAD_BUSY:
478
case SI_QUERY_GALLIUM_THREAD_BUSY:
479
result->u64 =
480
(query->end_result - query->begin_result) * 100 / (query->end_time - query->begin_time);
481
return true;
482
case SI_QUERY_PD_NUM_PRIMS_ACCEPTED:
483
case SI_QUERY_PD_NUM_PRIMS_REJECTED:
484
case SI_QUERY_PD_NUM_PRIMS_INELIGIBLE:
485
result->u64 = ((unsigned)query->end_result - (unsigned)query->begin_result) / 3;
486
return true;
487
case SI_QUERY_GPIN_ASIC_ID:
488
result->u32 = 0;
489
return true;
490
case SI_QUERY_GPIN_NUM_SIMD:
491
result->u32 = sctx->screen->info.num_good_compute_units;
492
return true;
493
case SI_QUERY_GPIN_NUM_RB:
494
result->u32 = sctx->screen->info.max_render_backends;
495
return true;
496
case SI_QUERY_GPIN_NUM_SPI:
497
result->u32 = 1; /* all supported chips have one SPI per SE */
498
return true;
499
case SI_QUERY_GPIN_NUM_SE:
500
result->u32 = sctx->screen->info.max_se;
501
return true;
502
}
503
504
result->u64 = query->end_result - query->begin_result;
505
506
switch (query->b.type) {
507
case SI_QUERY_BUFFER_WAIT_TIME:
508
case SI_QUERY_GPU_TEMPERATURE:
509
result->u64 /= 1000;
510
break;
511
case SI_QUERY_CURRENT_GPU_SCLK:
512
case SI_QUERY_CURRENT_GPU_MCLK:
513
result->u64 *= 1000000;
514
break;
515
}
516
517
return true;
518
}
519
520
static const struct si_query_ops sw_query_ops = {.destroy = si_query_sw_destroy,
521
.begin = si_query_sw_begin,
522
.end = si_query_sw_end,
523
.get_result = si_query_sw_get_result,
524
.get_result_resource = NULL};
525
526
static struct pipe_query *si_query_sw_create(unsigned query_type)
527
{
528
struct si_query_sw *query;
529
530
query = CALLOC_STRUCT(si_query_sw);
531
if (!query)
532
return NULL;
533
534
query->b.type = query_type;
535
query->b.ops = &sw_query_ops;
536
537
return (struct pipe_query *)query;
538
}
539
540
void si_query_buffer_destroy(struct si_screen *sscreen, struct si_query_buffer *buffer)
541
{
542
struct si_query_buffer *prev = buffer->previous;
543
544
/* Release all query buffers. */
545
while (prev) {
546
struct si_query_buffer *qbuf = prev;
547
prev = prev->previous;
548
si_resource_reference(&qbuf->buf, NULL);
549
FREE(qbuf);
550
}
551
552
si_resource_reference(&buffer->buf, NULL);
553
}
554
555
void si_query_buffer_reset(struct si_context *sctx, struct si_query_buffer *buffer)
556
{
557
/* Discard all query buffers except for the oldest. */
558
while (buffer->previous) {
559
struct si_query_buffer *qbuf = buffer->previous;
560
buffer->previous = qbuf->previous;
561
562
si_resource_reference(&buffer->buf, NULL);
563
buffer->buf = qbuf->buf; /* move ownership */
564
FREE(qbuf);
565
}
566
buffer->results_end = 0;
567
568
if (!buffer->buf)
569
return;
570
571
/* Discard even the oldest buffer if it can't be mapped without a stall. */
572
if (si_cs_is_buffer_referenced(sctx, buffer->buf->buf, RADEON_USAGE_READWRITE) ||
573
!sctx->ws->buffer_wait(sctx->ws, buffer->buf->buf, 0, RADEON_USAGE_READWRITE)) {
574
si_resource_reference(&buffer->buf, NULL);
575
} else {
576
buffer->unprepared = true;
577
}
578
}
579
580
bool si_query_buffer_alloc(struct si_context *sctx, struct si_query_buffer *buffer,
581
bool (*prepare_buffer)(struct si_context *, struct si_query_buffer *),
582
unsigned size)
583
{
584
bool unprepared = buffer->unprepared;
585
buffer->unprepared = false;
586
587
if (!buffer->buf || buffer->results_end + size > buffer->buf->b.b.width0) {
588
if (buffer->buf) {
589
struct si_query_buffer *qbuf = MALLOC_STRUCT(si_query_buffer);
590
memcpy(qbuf, buffer, sizeof(*qbuf));
591
buffer->previous = qbuf;
592
}
593
buffer->results_end = 0;
594
595
/* Queries are normally read by the CPU after
596
* being written by the gpu, hence staging is probably a good
597
* usage pattern.
598
*/
599
struct si_screen *screen = sctx->screen;
600
unsigned buf_size = MAX2(size, screen->info.min_alloc_size);
601
buffer->buf = si_resource(pipe_buffer_create(&screen->b, 0, PIPE_USAGE_STAGING, buf_size));
602
if (unlikely(!buffer->buf))
603
return false;
604
unprepared = true;
605
}
606
607
if (unprepared && prepare_buffer) {
608
if (unlikely(!prepare_buffer(sctx, buffer))) {
609
si_resource_reference(&buffer->buf, NULL);
610
return false;
611
}
612
}
613
614
return true;
615
}
616
617
void si_query_hw_destroy(struct si_context *sctx, struct si_query *squery)
618
{
619
struct si_query_hw *query = (struct si_query_hw *)squery;
620
621
si_query_buffer_destroy(sctx->screen, &query->buffer);
622
si_resource_reference(&query->workaround_buf, NULL);
623
FREE(squery);
624
}
625
626
static bool si_query_hw_prepare_buffer(struct si_context *sctx, struct si_query_buffer *qbuf)
627
{
628
struct si_query_hw *query = container_of(qbuf, struct si_query_hw, buffer);
629
struct si_screen *screen = sctx->screen;
630
631
/* The caller ensures that the buffer is currently unused by the GPU. */
632
uint32_t *results = screen->ws->buffer_map(sctx->ws, qbuf->buf->buf, NULL,
633
PIPE_MAP_WRITE | PIPE_MAP_UNSYNCHRONIZED);
634
if (!results)
635
return false;
636
637
memset(results, 0, qbuf->buf->b.b.width0);
638
639
if (query->b.type == PIPE_QUERY_OCCLUSION_COUNTER ||
640
query->b.type == PIPE_QUERY_OCCLUSION_PREDICATE ||
641
query->b.type == PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE) {
642
unsigned max_rbs = screen->info.max_render_backends;
643
unsigned enabled_rb_mask = screen->info.enabled_rb_mask;
644
unsigned num_results;
645
unsigned i, j;
646
647
/* Set top bits for unused backends. */
648
num_results = qbuf->buf->b.b.width0 / query->result_size;
649
for (j = 0; j < num_results; j++) {
650
for (i = 0; i < max_rbs; i++) {
651
if (!(enabled_rb_mask & (1 << i))) {
652
results[(i * 4) + 1] = 0x80000000;
653
results[(i * 4) + 3] = 0x80000000;
654
}
655
}
656
results += 4 * max_rbs;
657
}
658
}
659
660
return true;
661
}
662
663
static void si_query_hw_get_result_resource(struct si_context *sctx, struct si_query *squery,
664
bool wait, enum pipe_query_value_type result_type,
665
int index, struct pipe_resource *resource,
666
unsigned offset);
667
668
static void si_query_hw_do_emit_start(struct si_context *sctx, struct si_query_hw *query,
669
struct si_resource *buffer, uint64_t va);
670
static void si_query_hw_do_emit_stop(struct si_context *sctx, struct si_query_hw *query,
671
struct si_resource *buffer, uint64_t va);
672
static void si_query_hw_add_result(struct si_screen *sscreen, struct si_query_hw *, void *buffer,
673
union pipe_query_result *result);
674
static void si_query_hw_clear_result(struct si_query_hw *, union pipe_query_result *);
675
676
static struct si_query_hw_ops query_hw_default_hw_ops = {
677
.prepare_buffer = si_query_hw_prepare_buffer,
678
.emit_start = si_query_hw_do_emit_start,
679
.emit_stop = si_query_hw_do_emit_stop,
680
.clear_result = si_query_hw_clear_result,
681
.add_result = si_query_hw_add_result,
682
};
683
684
static struct pipe_query *si_query_hw_create(struct si_screen *sscreen, unsigned query_type,
685
unsigned index)
686
{
687
struct si_query_hw *query = CALLOC_STRUCT(si_query_hw);
688
if (!query)
689
return NULL;
690
691
query->b.type = query_type;
692
query->b.ops = &query_hw_ops;
693
query->ops = &query_hw_default_hw_ops;
694
695
switch (query_type) {
696
case PIPE_QUERY_OCCLUSION_COUNTER:
697
case PIPE_QUERY_OCCLUSION_PREDICATE:
698
case PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE:
699
query->result_size = 16 * sscreen->info.max_render_backends;
700
query->result_size += 16; /* for the fence + alignment */
701
query->b.num_cs_dw_suspend = 6 + si_cp_write_fence_dwords(sscreen);
702
break;
703
case PIPE_QUERY_TIME_ELAPSED:
704
query->result_size = 24;
705
query->b.num_cs_dw_suspend = 8 + si_cp_write_fence_dwords(sscreen);
706
break;
707
case PIPE_QUERY_TIMESTAMP:
708
query->result_size = 16;
709
query->b.num_cs_dw_suspend = 8 + si_cp_write_fence_dwords(sscreen);
710
query->flags = SI_QUERY_HW_FLAG_NO_START;
711
break;
712
case PIPE_QUERY_PRIMITIVES_EMITTED:
713
case PIPE_QUERY_PRIMITIVES_GENERATED:
714
case PIPE_QUERY_SO_STATISTICS:
715
case PIPE_QUERY_SO_OVERFLOW_PREDICATE:
716
/* NumPrimitivesWritten, PrimitiveStorageNeeded. */
717
query->result_size = 32;
718
query->b.num_cs_dw_suspend = 6;
719
query->stream = index;
720
break;
721
case PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE:
722
/* NumPrimitivesWritten, PrimitiveStorageNeeded. */
723
query->result_size = 32 * SI_MAX_STREAMS;
724
query->b.num_cs_dw_suspend = 6 * SI_MAX_STREAMS;
725
break;
726
case PIPE_QUERY_PIPELINE_STATISTICS:
727
/* 11 values on GCN. */
728
query->result_size = 11 * 16;
729
query->result_size += 8; /* for the fence + alignment */
730
query->b.num_cs_dw_suspend = 6 + si_cp_write_fence_dwords(sscreen);
731
break;
732
default:
733
assert(0);
734
FREE(query);
735
return NULL;
736
}
737
738
return (struct pipe_query *)query;
739
}
740
741
static void si_update_occlusion_query_state(struct si_context *sctx, unsigned type, int diff)
742
{
743
if (type == PIPE_QUERY_OCCLUSION_COUNTER || type == PIPE_QUERY_OCCLUSION_PREDICATE ||
744
type == PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE) {
745
bool old_enable = sctx->num_occlusion_queries != 0;
746
bool old_perfect_enable = sctx->num_perfect_occlusion_queries != 0;
747
bool enable, perfect_enable;
748
749
sctx->num_occlusion_queries += diff;
750
assert(sctx->num_occlusion_queries >= 0);
751
752
if (type != PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE) {
753
sctx->num_perfect_occlusion_queries += diff;
754
assert(sctx->num_perfect_occlusion_queries >= 0);
755
}
756
757
enable = sctx->num_occlusion_queries != 0;
758
perfect_enable = sctx->num_perfect_occlusion_queries != 0;
759
760
if (enable != old_enable || perfect_enable != old_perfect_enable) {
761
si_set_occlusion_query_state(sctx, old_perfect_enable);
762
}
763
}
764
}
765
766
static unsigned event_type_for_stream(unsigned stream)
767
{
768
switch (stream) {
769
default:
770
case 0:
771
return V_028A90_SAMPLE_STREAMOUTSTATS;
772
case 1:
773
return V_028A90_SAMPLE_STREAMOUTSTATS1;
774
case 2:
775
return V_028A90_SAMPLE_STREAMOUTSTATS2;
776
case 3:
777
return V_028A90_SAMPLE_STREAMOUTSTATS3;
778
}
779
}
780
781
static void emit_sample_streamout(struct radeon_cmdbuf *cs, uint64_t va, unsigned stream)
782
{
783
radeon_begin(cs);
784
radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 2, 0));
785
radeon_emit(cs, EVENT_TYPE(event_type_for_stream(stream)) | EVENT_INDEX(3));
786
radeon_emit(cs, va);
787
radeon_emit(cs, va >> 32);
788
radeon_end();
789
}
790
791
static void si_query_hw_do_emit_start(struct si_context *sctx, struct si_query_hw *query,
792
struct si_resource *buffer, uint64_t va)
793
{
794
struct radeon_cmdbuf *cs = &sctx->gfx_cs;
795
796
switch (query->b.type) {
797
case PIPE_QUERY_OCCLUSION_COUNTER:
798
case PIPE_QUERY_OCCLUSION_PREDICATE:
799
case PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE: {
800
radeon_begin(cs);
801
radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 2, 0));
802
radeon_emit(cs, EVENT_TYPE(V_028A90_ZPASS_DONE) | EVENT_INDEX(1));
803
radeon_emit(cs, va);
804
radeon_emit(cs, va >> 32);
805
radeon_end();
806
break;
807
}
808
case PIPE_QUERY_PRIMITIVES_EMITTED:
809
case PIPE_QUERY_PRIMITIVES_GENERATED:
810
case PIPE_QUERY_SO_STATISTICS:
811
case PIPE_QUERY_SO_OVERFLOW_PREDICATE:
812
emit_sample_streamout(cs, va, query->stream);
813
break;
814
case PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE:
815
for (unsigned stream = 0; stream < SI_MAX_STREAMS; ++stream)
816
emit_sample_streamout(cs, va + 32 * stream, stream);
817
break;
818
case PIPE_QUERY_TIME_ELAPSED:
819
si_cp_release_mem(sctx, cs, V_028A90_BOTTOM_OF_PIPE_TS, 0, EOP_DST_SEL_MEM, EOP_INT_SEL_NONE,
820
EOP_DATA_SEL_TIMESTAMP, NULL, va, 0, query->b.type);
821
break;
822
case PIPE_QUERY_PIPELINE_STATISTICS: {
823
radeon_begin(cs);
824
radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 2, 0));
825
radeon_emit(cs, EVENT_TYPE(V_028A90_SAMPLE_PIPELINESTAT) | EVENT_INDEX(2));
826
radeon_emit(cs, va);
827
radeon_emit(cs, va >> 32);
828
radeon_end();
829
break;
830
}
831
default:
832
assert(0);
833
}
834
radeon_add_to_buffer_list(sctx, &sctx->gfx_cs, query->buffer.buf, RADEON_USAGE_WRITE,
835
RADEON_PRIO_QUERY);
836
}
837
838
static void si_query_hw_emit_start(struct si_context *sctx, struct si_query_hw *query)
839
{
840
uint64_t va;
841
842
if (!si_query_buffer_alloc(sctx, &query->buffer, query->ops->prepare_buffer, query->result_size))
843
return;
844
845
si_update_occlusion_query_state(sctx, query->b.type, 1);
846
si_update_prims_generated_query_state(sctx, query->b.type, 1);
847
848
if (query->b.type == PIPE_QUERY_PIPELINE_STATISTICS)
849
sctx->num_pipeline_stat_queries++;
850
851
si_need_gfx_cs_space(sctx, 0);
852
853
va = query->buffer.buf->gpu_address + query->buffer.results_end;
854
query->ops->emit_start(sctx, query, query->buffer.buf, va);
855
}
856
857
static void si_query_hw_do_emit_stop(struct si_context *sctx, struct si_query_hw *query,
858
struct si_resource *buffer, uint64_t va)
859
{
860
struct radeon_cmdbuf *cs = &sctx->gfx_cs;
861
uint64_t fence_va = 0;
862
863
switch (query->b.type) {
864
case PIPE_QUERY_OCCLUSION_COUNTER:
865
case PIPE_QUERY_OCCLUSION_PREDICATE:
866
case PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE: {
867
va += 8;
868
radeon_begin(cs);
869
radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 2, 0));
870
radeon_emit(cs, EVENT_TYPE(V_028A90_ZPASS_DONE) | EVENT_INDEX(1));
871
radeon_emit(cs, va);
872
radeon_emit(cs, va >> 32);
873
radeon_end();
874
875
fence_va = va + sctx->screen->info.max_render_backends * 16 - 8;
876
break;
877
}
878
case PIPE_QUERY_PRIMITIVES_EMITTED:
879
case PIPE_QUERY_PRIMITIVES_GENERATED:
880
case PIPE_QUERY_SO_STATISTICS:
881
case PIPE_QUERY_SO_OVERFLOW_PREDICATE:
882
va += 16;
883
emit_sample_streamout(cs, va, query->stream);
884
break;
885
case PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE:
886
va += 16;
887
for (unsigned stream = 0; stream < SI_MAX_STREAMS; ++stream)
888
emit_sample_streamout(cs, va + 32 * stream, stream);
889
break;
890
case PIPE_QUERY_TIME_ELAPSED:
891
va += 8;
892
FALLTHROUGH;
893
case PIPE_QUERY_TIMESTAMP:
894
si_cp_release_mem(sctx, cs, V_028A90_BOTTOM_OF_PIPE_TS, 0, EOP_DST_SEL_MEM, EOP_INT_SEL_NONE,
895
EOP_DATA_SEL_TIMESTAMP, NULL, va, 0, query->b.type);
896
fence_va = va + 8;
897
break;
898
case PIPE_QUERY_PIPELINE_STATISTICS: {
899
unsigned sample_size = (query->result_size - 8) / 2;
900
901
va += sample_size;
902
radeon_begin(cs);
903
radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 2, 0));
904
radeon_emit(cs, EVENT_TYPE(V_028A90_SAMPLE_PIPELINESTAT) | EVENT_INDEX(2));
905
radeon_emit(cs, va);
906
radeon_emit(cs, va >> 32);
907
radeon_end();
908
909
fence_va = va + sample_size;
910
break;
911
}
912
default:
913
assert(0);
914
}
915
radeon_add_to_buffer_list(sctx, &sctx->gfx_cs, query->buffer.buf, RADEON_USAGE_WRITE,
916
RADEON_PRIO_QUERY);
917
918
if (fence_va) {
919
si_cp_release_mem(sctx, cs, V_028A90_BOTTOM_OF_PIPE_TS, 0, EOP_DST_SEL_MEM, EOP_INT_SEL_NONE,
920
EOP_DATA_SEL_VALUE_32BIT, query->buffer.buf, fence_va, 0x80000000,
921
query->b.type);
922
}
923
}
924
925
static void si_query_hw_emit_stop(struct si_context *sctx, struct si_query_hw *query)
926
{
927
uint64_t va;
928
929
/* The queries which need begin already called this in begin_query. */
930
if (query->flags & SI_QUERY_HW_FLAG_NO_START) {
931
si_need_gfx_cs_space(sctx, 0);
932
if (!si_query_buffer_alloc(sctx, &query->buffer, query->ops->prepare_buffer,
933
query->result_size))
934
return;
935
}
936
937
if (!query->buffer.buf)
938
return; // previous buffer allocation failure
939
940
/* emit end query */
941
va = query->buffer.buf->gpu_address + query->buffer.results_end;
942
943
query->ops->emit_stop(sctx, query, query->buffer.buf, va);
944
945
query->buffer.results_end += query->result_size;
946
947
si_update_occlusion_query_state(sctx, query->b.type, -1);
948
si_update_prims_generated_query_state(sctx, query->b.type, -1);
949
950
if (query->b.type == PIPE_QUERY_PIPELINE_STATISTICS)
951
sctx->num_pipeline_stat_queries--;
952
}
953
954
static void emit_set_predicate(struct si_context *ctx, struct si_resource *buf, uint64_t va,
955
uint32_t op)
956
{
957
struct radeon_cmdbuf *cs = &ctx->gfx_cs;
958
959
radeon_begin(cs);
960
961
if (ctx->chip_class >= GFX9) {
962
radeon_emit(cs, PKT3(PKT3_SET_PREDICATION, 2, 0));
963
radeon_emit(cs, op);
964
radeon_emit(cs, va);
965
radeon_emit(cs, va >> 32);
966
} else {
967
radeon_emit(cs, PKT3(PKT3_SET_PREDICATION, 1, 0));
968
radeon_emit(cs, va);
969
radeon_emit(cs, op | ((va >> 32) & 0xFF));
970
}
971
radeon_end();
972
973
radeon_add_to_buffer_list(ctx, &ctx->gfx_cs, buf, RADEON_USAGE_READ, RADEON_PRIO_QUERY);
974
}
975
976
static void si_emit_query_predication(struct si_context *ctx)
977
{
978
uint32_t op;
979
bool flag_wait, invert;
980
981
struct si_query_hw *query = (struct si_query_hw *)ctx->render_cond;
982
if (!query)
983
return;
984
985
invert = ctx->render_cond_invert;
986
flag_wait = ctx->render_cond_mode == PIPE_RENDER_COND_WAIT ||
987
ctx->render_cond_mode == PIPE_RENDER_COND_BY_REGION_WAIT;
988
989
if (ctx->screen->use_ngg_streamout && (query->b.type == PIPE_QUERY_SO_OVERFLOW_PREDICATE ||
990
query->b.type == PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE)) {
991
struct gfx10_sh_query *gfx10_query = (struct gfx10_sh_query *)query;
992
struct gfx10_sh_query_buffer *qbuf, *first, *last;
993
994
op = PRED_OP(PREDICATION_OP_PRIMCOUNT);
995
996
/* if true then invert, see GL_ARB_conditional_render_inverted */
997
if (!invert)
998
op |= PREDICATION_DRAW_NOT_VISIBLE; /* Draw if not visible or overflow */
999
else
1000
op |= PREDICATION_DRAW_VISIBLE; /* Draw if visible or no overflow */
1001
1002
op |= flag_wait ? PREDICATION_HINT_WAIT : PREDICATION_HINT_NOWAIT_DRAW;
1003
1004
first = gfx10_query->first;
1005
last = gfx10_query->last;
1006
1007
while (first) {
1008
qbuf = first;
1009
if (first != last)
1010
first = LIST_ENTRY(struct gfx10_sh_query_buffer, qbuf->list.next, list);
1011
else
1012
first = NULL;
1013
1014
unsigned results_base = gfx10_query->first_begin;
1015
uint64_t va_base = qbuf->buf->gpu_address;
1016
uint64_t va = va_base + results_base;
1017
1018
unsigned begin = qbuf == gfx10_query->first ? gfx10_query->first_begin : 0;
1019
unsigned end = qbuf == gfx10_query->last ? gfx10_query->last_end : qbuf->buf->b.b.width0;
1020
1021
unsigned count = (end - begin) / sizeof(struct gfx10_sh_query_buffer_mem);
1022
do {
1023
if (gfx10_query->b.type == PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE) {
1024
for (unsigned stream = 0; stream < SI_MAX_STREAMS; ++stream) {
1025
emit_set_predicate(ctx, qbuf->buf, va + 4 * sizeof(uint64_t) * stream, op);
1026
1027
/* set CONTINUE bit for all packets except the first */
1028
op |= PREDICATION_CONTINUE;
1029
}
1030
} else {
1031
emit_set_predicate(ctx, qbuf->buf, va + 4 * sizeof(uint64_t) * gfx10_query->stream, op);
1032
op |= PREDICATION_CONTINUE;
1033
}
1034
1035
results_base += sizeof(struct gfx10_sh_query_buffer_mem);
1036
} while (count--);
1037
}
1038
} else {
1039
struct si_query_buffer *qbuf;
1040
1041
if (query->workaround_buf) {
1042
op = PRED_OP(PREDICATION_OP_BOOL64);
1043
} else {
1044
switch (query->b.type) {
1045
case PIPE_QUERY_OCCLUSION_COUNTER:
1046
case PIPE_QUERY_OCCLUSION_PREDICATE:
1047
case PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE:
1048
op = PRED_OP(PREDICATION_OP_ZPASS);
1049
break;
1050
case PIPE_QUERY_SO_OVERFLOW_PREDICATE:
1051
case PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE:
1052
op = PRED_OP(PREDICATION_OP_PRIMCOUNT);
1053
invert = !invert;
1054
break;
1055
default:
1056
assert(0);
1057
return;
1058
}
1059
}
1060
1061
/* if true then invert, see GL_ARB_conditional_render_inverted */
1062
if (invert)
1063
op |= PREDICATION_DRAW_NOT_VISIBLE; /* Draw if not visible or overflow */
1064
else
1065
op |= PREDICATION_DRAW_VISIBLE; /* Draw if visible or no overflow */
1066
1067
/* Use the value written by compute shader as a workaround. Note that
1068
* the wait flag does not apply in this predication mode.
1069
*
1070
* The shader outputs the result value to L2. Workarounds only affect GFX8
1071
* and later, where the CP reads data from L2, so we don't need an
1072
* additional flush.
1073
*/
1074
if (query->workaround_buf) {
1075
uint64_t va = query->workaround_buf->gpu_address + query->workaround_offset;
1076
emit_set_predicate(ctx, query->workaround_buf, va, op);
1077
return;
1078
}
1079
1080
op |= flag_wait ? PREDICATION_HINT_WAIT : PREDICATION_HINT_NOWAIT_DRAW;
1081
1082
/* emit predicate packets for all data blocks */
1083
for (qbuf = &query->buffer; qbuf; qbuf = qbuf->previous) {
1084
unsigned results_base = 0;
1085
uint64_t va_base = qbuf->buf->gpu_address;
1086
1087
while (results_base < qbuf->results_end) {
1088
uint64_t va = va_base + results_base;
1089
1090
if (query->b.type == PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE) {
1091
for (unsigned stream = 0; stream < SI_MAX_STREAMS; ++stream) {
1092
emit_set_predicate(ctx, qbuf->buf, va + 32 * stream, op);
1093
1094
/* set CONTINUE bit for all packets except the first */
1095
op |= PREDICATION_CONTINUE;
1096
}
1097
} else {
1098
emit_set_predicate(ctx, qbuf->buf, va, op);
1099
op |= PREDICATION_CONTINUE;
1100
}
1101
1102
results_base += query->result_size;
1103
}
1104
}
1105
}
1106
}
1107
1108
static struct pipe_query *si_create_query(struct pipe_context *ctx, unsigned query_type,
1109
unsigned index)
1110
{
1111
struct si_screen *sscreen = (struct si_screen *)ctx->screen;
1112
1113
if (query_type == PIPE_QUERY_TIMESTAMP_DISJOINT || query_type == PIPE_QUERY_GPU_FINISHED ||
1114
(query_type >= PIPE_QUERY_DRIVER_SPECIFIC))
1115
return si_query_sw_create(query_type);
1116
1117
if (sscreen->use_ngg_streamout &&
1118
(query_type == PIPE_QUERY_PRIMITIVES_EMITTED ||
1119
query_type == PIPE_QUERY_PRIMITIVES_GENERATED || query_type == PIPE_QUERY_SO_STATISTICS ||
1120
query_type == PIPE_QUERY_SO_OVERFLOW_PREDICATE ||
1121
query_type == PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE))
1122
return gfx10_sh_query_create(sscreen, query_type, index);
1123
1124
return si_query_hw_create(sscreen, query_type, index);
1125
}
1126
1127
static void si_destroy_query(struct pipe_context *ctx, struct pipe_query *query)
1128
{
1129
struct si_context *sctx = (struct si_context *)ctx;
1130
struct si_query *squery = (struct si_query *)query;
1131
1132
squery->ops->destroy(sctx, squery);
1133
}
1134
1135
static bool si_begin_query(struct pipe_context *ctx, struct pipe_query *query)
1136
{
1137
struct si_context *sctx = (struct si_context *)ctx;
1138
struct si_query *squery = (struct si_query *)query;
1139
1140
return squery->ops->begin(sctx, squery);
1141
}
1142
1143
bool si_query_hw_begin(struct si_context *sctx, struct si_query *squery)
1144
{
1145
struct si_query_hw *query = (struct si_query_hw *)squery;
1146
1147
if (query->flags & SI_QUERY_HW_FLAG_NO_START) {
1148
assert(0);
1149
return false;
1150
}
1151
1152
if (!(query->flags & SI_QUERY_HW_FLAG_BEGIN_RESUMES))
1153
si_query_buffer_reset(sctx, &query->buffer);
1154
1155
si_resource_reference(&query->workaround_buf, NULL);
1156
1157
si_query_hw_emit_start(sctx, query);
1158
if (!query->buffer.buf)
1159
return false;
1160
1161
list_addtail(&query->b.active_list, &sctx->active_queries);
1162
sctx->num_cs_dw_queries_suspend += query->b.num_cs_dw_suspend;
1163
return true;
1164
}
1165
1166
static bool si_end_query(struct pipe_context *ctx, struct pipe_query *query)
1167
{
1168
struct si_context *sctx = (struct si_context *)ctx;
1169
struct si_query *squery = (struct si_query *)query;
1170
1171
return squery->ops->end(sctx, squery);
1172
}
1173
1174
bool si_query_hw_end(struct si_context *sctx, struct si_query *squery)
1175
{
1176
struct si_query_hw *query = (struct si_query_hw *)squery;
1177
1178
if (query->flags & SI_QUERY_HW_FLAG_NO_START)
1179
si_query_buffer_reset(sctx, &query->buffer);
1180
1181
si_query_hw_emit_stop(sctx, query);
1182
1183
if (!(query->flags & SI_QUERY_HW_FLAG_NO_START)) {
1184
list_delinit(&query->b.active_list);
1185
sctx->num_cs_dw_queries_suspend -= query->b.num_cs_dw_suspend;
1186
}
1187
1188
if (!query->buffer.buf)
1189
return false;
1190
1191
return true;
1192
}
1193
1194
static void si_get_hw_query_params(struct si_context *sctx, struct si_query_hw *squery, int index,
1195
struct si_hw_query_params *params)
1196
{
1197
unsigned max_rbs = sctx->screen->info.max_render_backends;
1198
1199
params->pair_stride = 0;
1200
params->pair_count = 1;
1201
1202
switch (squery->b.type) {
1203
case PIPE_QUERY_OCCLUSION_COUNTER:
1204
case PIPE_QUERY_OCCLUSION_PREDICATE:
1205
case PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE:
1206
params->start_offset = 0;
1207
params->end_offset = 8;
1208
params->fence_offset = max_rbs * 16;
1209
params->pair_stride = 16;
1210
params->pair_count = max_rbs;
1211
break;
1212
case PIPE_QUERY_TIME_ELAPSED:
1213
params->start_offset = 0;
1214
params->end_offset = 8;
1215
params->fence_offset = 16;
1216
break;
1217
case PIPE_QUERY_TIMESTAMP:
1218
params->start_offset = 0;
1219
params->end_offset = 0;
1220
params->fence_offset = 8;
1221
break;
1222
case PIPE_QUERY_PRIMITIVES_EMITTED:
1223
params->start_offset = 8;
1224
params->end_offset = 24;
1225
params->fence_offset = params->end_offset + 4;
1226
break;
1227
case PIPE_QUERY_PRIMITIVES_GENERATED:
1228
params->start_offset = 0;
1229
params->end_offset = 16;
1230
params->fence_offset = params->end_offset + 4;
1231
break;
1232
case PIPE_QUERY_SO_STATISTICS:
1233
params->start_offset = 8 - index * 8;
1234
params->end_offset = 24 - index * 8;
1235
params->fence_offset = params->end_offset + 4;
1236
break;
1237
case PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE:
1238
params->pair_count = SI_MAX_STREAMS;
1239
params->pair_stride = 32;
1240
FALLTHROUGH;
1241
case PIPE_QUERY_SO_OVERFLOW_PREDICATE:
1242
params->start_offset = 0;
1243
params->end_offset = 16;
1244
1245
/* We can re-use the high dword of the last 64-bit value as a
1246
* fence: it is initialized as 0, and the high bit is set by
1247
* the write of the streamout stats event.
1248
*/
1249
params->fence_offset = squery->result_size - 4;
1250
break;
1251
case PIPE_QUERY_PIPELINE_STATISTICS: {
1252
static const unsigned offsets[] = {56, 48, 24, 32, 40, 16, 8, 0, 64, 72, 80};
1253
params->start_offset = offsets[index];
1254
params->end_offset = 88 + offsets[index];
1255
params->fence_offset = 2 * 88;
1256
break;
1257
}
1258
default:
1259
unreachable("si_get_hw_query_params unsupported");
1260
}
1261
}
1262
1263
static unsigned si_query_read_result(void *map, unsigned start_index, unsigned end_index,
1264
bool test_status_bit)
1265
{
1266
uint32_t *current_result = (uint32_t *)map;
1267
uint64_t start, end;
1268
1269
start = (uint64_t)current_result[start_index] | (uint64_t)current_result[start_index + 1] << 32;
1270
end = (uint64_t)current_result[end_index] | (uint64_t)current_result[end_index + 1] << 32;
1271
1272
if (!test_status_bit || ((start & 0x8000000000000000UL) && (end & 0x8000000000000000UL))) {
1273
return end - start;
1274
}
1275
return 0;
1276
}
1277
1278
static void si_query_hw_add_result(struct si_screen *sscreen, struct si_query_hw *query,
1279
void *buffer, union pipe_query_result *result)
1280
{
1281
unsigned max_rbs = sscreen->info.max_render_backends;
1282
1283
switch (query->b.type) {
1284
case PIPE_QUERY_OCCLUSION_COUNTER: {
1285
for (unsigned i = 0; i < max_rbs; ++i) {
1286
unsigned results_base = i * 16;
1287
result->u64 += si_query_read_result(buffer + results_base, 0, 2, true);
1288
}
1289
break;
1290
}
1291
case PIPE_QUERY_OCCLUSION_PREDICATE:
1292
case PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE: {
1293
for (unsigned i = 0; i < max_rbs; ++i) {
1294
unsigned results_base = i * 16;
1295
result->b = result->b || si_query_read_result(buffer + results_base, 0, 2, true) != 0;
1296
}
1297
break;
1298
}
1299
case PIPE_QUERY_TIME_ELAPSED:
1300
result->u64 += si_query_read_result(buffer, 0, 2, false);
1301
break;
1302
case PIPE_QUERY_TIMESTAMP:
1303
result->u64 = *(uint64_t *)buffer;
1304
break;
1305
case PIPE_QUERY_PRIMITIVES_EMITTED:
1306
/* SAMPLE_STREAMOUTSTATS stores this structure:
1307
* {
1308
* u64 NumPrimitivesWritten;
1309
* u64 PrimitiveStorageNeeded;
1310
* }
1311
* We only need NumPrimitivesWritten here. */
1312
result->u64 += si_query_read_result(buffer, 2, 6, true);
1313
break;
1314
case PIPE_QUERY_PRIMITIVES_GENERATED:
1315
/* Here we read PrimitiveStorageNeeded. */
1316
result->u64 += si_query_read_result(buffer, 0, 4, true);
1317
break;
1318
case PIPE_QUERY_SO_STATISTICS:
1319
result->so_statistics.num_primitives_written += si_query_read_result(buffer, 2, 6, true);
1320
result->so_statistics.primitives_storage_needed += si_query_read_result(buffer, 0, 4, true);
1321
break;
1322
case PIPE_QUERY_SO_OVERFLOW_PREDICATE:
1323
result->b = result->b || si_query_read_result(buffer, 2, 6, true) !=
1324
si_query_read_result(buffer, 0, 4, true);
1325
break;
1326
case PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE:
1327
for (unsigned stream = 0; stream < SI_MAX_STREAMS; ++stream) {
1328
result->b = result->b || si_query_read_result(buffer, 2, 6, true) !=
1329
si_query_read_result(buffer, 0, 4, true);
1330
buffer = (char *)buffer + 32;
1331
}
1332
break;
1333
case PIPE_QUERY_PIPELINE_STATISTICS:
1334
result->pipeline_statistics.ps_invocations += si_query_read_result(buffer, 0, 22, false);
1335
result->pipeline_statistics.c_primitives += si_query_read_result(buffer, 2, 24, false);
1336
result->pipeline_statistics.c_invocations += si_query_read_result(buffer, 4, 26, false);
1337
result->pipeline_statistics.vs_invocations += si_query_read_result(buffer, 6, 28, false);
1338
result->pipeline_statistics.gs_invocations += si_query_read_result(buffer, 8, 30, false);
1339
result->pipeline_statistics.gs_primitives += si_query_read_result(buffer, 10, 32, false);
1340
result->pipeline_statistics.ia_primitives += si_query_read_result(buffer, 12, 34, false);
1341
result->pipeline_statistics.ia_vertices += si_query_read_result(buffer, 14, 36, false);
1342
result->pipeline_statistics.hs_invocations += si_query_read_result(buffer, 16, 38, false);
1343
result->pipeline_statistics.ds_invocations += si_query_read_result(buffer, 18, 40, false);
1344
result->pipeline_statistics.cs_invocations += si_query_read_result(buffer, 20, 42, false);
1345
#if 0 /* for testing */
1346
printf("Pipeline stats: IA verts=%llu, IA prims=%llu, VS=%llu, HS=%llu, "
1347
"DS=%llu, GS=%llu, GS prims=%llu, Clipper=%llu, "
1348
"Clipper prims=%llu, PS=%llu, CS=%llu\n",
1349
result->pipeline_statistics.ia_vertices,
1350
result->pipeline_statistics.ia_primitives,
1351
result->pipeline_statistics.vs_invocations,
1352
result->pipeline_statistics.hs_invocations,
1353
result->pipeline_statistics.ds_invocations,
1354
result->pipeline_statistics.gs_invocations,
1355
result->pipeline_statistics.gs_primitives,
1356
result->pipeline_statistics.c_invocations,
1357
result->pipeline_statistics.c_primitives,
1358
result->pipeline_statistics.ps_invocations,
1359
result->pipeline_statistics.cs_invocations);
1360
#endif
1361
break;
1362
default:
1363
assert(0);
1364
}
1365
}
1366
1367
void si_query_hw_suspend(struct si_context *sctx, struct si_query *query)
1368
{
1369
si_query_hw_emit_stop(sctx, (struct si_query_hw *)query);
1370
}
1371
1372
void si_query_hw_resume(struct si_context *sctx, struct si_query *query)
1373
{
1374
si_query_hw_emit_start(sctx, (struct si_query_hw *)query);
1375
}
1376
1377
static const struct si_query_ops query_hw_ops = {
1378
.destroy = si_query_hw_destroy,
1379
.begin = si_query_hw_begin,
1380
.end = si_query_hw_end,
1381
.get_result = si_query_hw_get_result,
1382
.get_result_resource = si_query_hw_get_result_resource,
1383
1384
.suspend = si_query_hw_suspend,
1385
.resume = si_query_hw_resume,
1386
};
1387
1388
static bool si_get_query_result(struct pipe_context *ctx, struct pipe_query *query, bool wait,
1389
union pipe_query_result *result)
1390
{
1391
struct si_context *sctx = (struct si_context *)ctx;
1392
struct si_query *squery = (struct si_query *)query;
1393
1394
return squery->ops->get_result(sctx, squery, wait, result);
1395
}
1396
1397
static void si_get_query_result_resource(struct pipe_context *ctx, struct pipe_query *query,
1398
bool wait, enum pipe_query_value_type result_type,
1399
int index, struct pipe_resource *resource, unsigned offset)
1400
{
1401
struct si_context *sctx = (struct si_context *)ctx;
1402
struct si_query *squery = (struct si_query *)query;
1403
1404
squery->ops->get_result_resource(sctx, squery, wait, result_type, index, resource, offset);
1405
}
1406
1407
static void si_query_hw_clear_result(struct si_query_hw *query, union pipe_query_result *result)
1408
{
1409
util_query_clear_result(result, query->b.type);
1410
}
1411
1412
bool si_query_hw_get_result(struct si_context *sctx, struct si_query *squery, bool wait,
1413
union pipe_query_result *result)
1414
{
1415
struct si_screen *sscreen = sctx->screen;
1416
struct si_query_hw *query = (struct si_query_hw *)squery;
1417
struct si_query_buffer *qbuf;
1418
1419
query->ops->clear_result(query, result);
1420
1421
for (qbuf = &query->buffer; qbuf; qbuf = qbuf->previous) {
1422
unsigned usage = PIPE_MAP_READ | (wait ? 0 : PIPE_MAP_DONTBLOCK);
1423
unsigned results_base = 0;
1424
void *map;
1425
1426
if (squery->b.flushed)
1427
map = sctx->ws->buffer_map(sctx->ws, qbuf->buf->buf, NULL, usage);
1428
else
1429
map = si_buffer_map(sctx, qbuf->buf, usage);
1430
1431
if (!map)
1432
return false;
1433
1434
while (results_base != qbuf->results_end) {
1435
query->ops->add_result(sscreen, query, map + results_base, result);
1436
results_base += query->result_size;
1437
}
1438
}
1439
1440
/* Convert the time to expected units. */
1441
if (squery->type == PIPE_QUERY_TIME_ELAPSED ||
1442
squery->type == PIPE_QUERY_TIMESTAMP) {
1443
result->u64 = (1000000 * result->u64) / sscreen->info.clock_crystal_freq;
1444
}
1445
return true;
1446
}
1447
1448
static void si_query_hw_get_result_resource(struct si_context *sctx, struct si_query *squery,
1449
bool wait, enum pipe_query_value_type result_type,
1450
int index, struct pipe_resource *resource,
1451
unsigned offset)
1452
{
1453
struct si_query_hw *query = (struct si_query_hw *)squery;
1454
struct si_query_buffer *qbuf;
1455
struct si_query_buffer *qbuf_prev;
1456
struct pipe_resource *tmp_buffer = NULL;
1457
unsigned tmp_buffer_offset = 0;
1458
struct si_qbo_state saved_state = {};
1459
struct pipe_grid_info grid = {};
1460
struct pipe_constant_buffer constant_buffer = {};
1461
struct pipe_shader_buffer ssbo[3];
1462
struct si_hw_query_params params;
1463
struct {
1464
uint32_t end_offset;
1465
uint32_t result_stride;
1466
uint32_t result_count;
1467
uint32_t config;
1468
uint32_t fence_offset;
1469
uint32_t pair_stride;
1470
uint32_t pair_count;
1471
} consts;
1472
1473
if (!sctx->query_result_shader) {
1474
sctx->query_result_shader = si_create_query_result_cs(sctx);
1475
if (!sctx->query_result_shader)
1476
return;
1477
}
1478
1479
if (query->buffer.previous) {
1480
u_suballocator_alloc(&sctx->allocator_zeroed_memory, 16, 16, &tmp_buffer_offset, &tmp_buffer);
1481
if (!tmp_buffer)
1482
return;
1483
}
1484
1485
si_save_qbo_state(sctx, &saved_state);
1486
1487
si_get_hw_query_params(sctx, query, index >= 0 ? index : 0, &params);
1488
consts.end_offset = params.end_offset - params.start_offset;
1489
consts.fence_offset = params.fence_offset - params.start_offset;
1490
consts.result_stride = query->result_size;
1491
consts.pair_stride = params.pair_stride;
1492
consts.pair_count = params.pair_count;
1493
1494
constant_buffer.buffer_size = sizeof(consts);
1495
constant_buffer.user_buffer = &consts;
1496
1497
ssbo[1].buffer = tmp_buffer;
1498
ssbo[1].buffer_offset = tmp_buffer_offset;
1499
ssbo[1].buffer_size = 16;
1500
1501
ssbo[2] = ssbo[1];
1502
1503
grid.block[0] = 1;
1504
grid.block[1] = 1;
1505
grid.block[2] = 1;
1506
grid.grid[0] = 1;
1507
grid.grid[1] = 1;
1508
grid.grid[2] = 1;
1509
1510
consts.config = 0;
1511
if (index < 0)
1512
consts.config |= 4;
1513
if (query->b.type == PIPE_QUERY_OCCLUSION_PREDICATE ||
1514
query->b.type == PIPE_QUERY_OCCLUSION_PREDICATE_CONSERVATIVE)
1515
consts.config |= 8;
1516
else if (query->b.type == PIPE_QUERY_SO_OVERFLOW_PREDICATE ||
1517
query->b.type == PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE)
1518
consts.config |= 8 | 256;
1519
else if (query->b.type == PIPE_QUERY_TIMESTAMP || query->b.type == PIPE_QUERY_TIME_ELAPSED)
1520
consts.config |= 32;
1521
1522
switch (result_type) {
1523
case PIPE_QUERY_TYPE_U64:
1524
case PIPE_QUERY_TYPE_I64:
1525
consts.config |= 64;
1526
break;
1527
case PIPE_QUERY_TYPE_I32:
1528
consts.config |= 128;
1529
break;
1530
case PIPE_QUERY_TYPE_U32:
1531
break;
1532
}
1533
1534
sctx->flags |= sctx->screen->barrier_flags.cp_to_L2;
1535
1536
for (qbuf = &query->buffer; qbuf; qbuf = qbuf_prev) {
1537
if (query->b.type != PIPE_QUERY_TIMESTAMP) {
1538
qbuf_prev = qbuf->previous;
1539
consts.result_count = qbuf->results_end / query->result_size;
1540
consts.config &= ~3;
1541
if (qbuf != &query->buffer)
1542
consts.config |= 1;
1543
if (qbuf->previous)
1544
consts.config |= 2;
1545
} else {
1546
/* Only read the last timestamp. */
1547
qbuf_prev = NULL;
1548
consts.result_count = 0;
1549
consts.config |= 16;
1550
params.start_offset += qbuf->results_end - query->result_size;
1551
}
1552
1553
sctx->b.set_constant_buffer(&sctx->b, PIPE_SHADER_COMPUTE, 0, false, &constant_buffer);
1554
1555
ssbo[0].buffer = &qbuf->buf->b.b;
1556
ssbo[0].buffer_offset = params.start_offset;
1557
ssbo[0].buffer_size = qbuf->results_end - params.start_offset;
1558
1559
if (!qbuf->previous) {
1560
ssbo[2].buffer = resource;
1561
ssbo[2].buffer_offset = offset;
1562
ssbo[2].buffer_size = 8;
1563
1564
si_resource(resource)->TC_L2_dirty = true;
1565
}
1566
1567
if (wait && qbuf == &query->buffer) {
1568
uint64_t va;
1569
1570
/* Wait for result availability. Wait only for readiness
1571
* of the last entry, since the fence writes should be
1572
* serialized in the CP.
1573
*/
1574
va = qbuf->buf->gpu_address + qbuf->results_end - query->result_size;
1575
va += params.fence_offset;
1576
1577
si_cp_wait_mem(sctx, &sctx->gfx_cs, va, 0x80000000, 0x80000000, WAIT_REG_MEM_EQUAL);
1578
}
1579
si_launch_grid_internal_ssbos(sctx, &grid, sctx->query_result_shader,
1580
SI_OP_SYNC_AFTER, SI_COHERENCY_SHADER,
1581
3, ssbo, 0x4);
1582
}
1583
1584
si_restore_qbo_state(sctx, &saved_state);
1585
pipe_resource_reference(&tmp_buffer, NULL);
1586
}
1587
1588
static void si_render_condition(struct pipe_context *ctx, struct pipe_query *query, bool condition,
1589
enum pipe_render_cond_flag mode)
1590
{
1591
struct si_context *sctx = (struct si_context *)ctx;
1592
struct si_query_hw *squery = (struct si_query_hw *)query;
1593
struct si_atom *atom = &sctx->atoms.s.render_cond;
1594
1595
if (query) {
1596
bool needs_workaround = false;
1597
1598
/* There was a firmware regression in GFX8 which causes successive
1599
* SET_PREDICATION packets to give the wrong answer for
1600
* non-inverted stream overflow predication.
1601
*/
1602
if (((sctx->chip_class == GFX8 && sctx->screen->info.pfp_fw_feature < 49) ||
1603
(sctx->chip_class == GFX9 && sctx->screen->info.pfp_fw_feature < 38)) &&
1604
!condition &&
1605
(squery->b.type == PIPE_QUERY_SO_OVERFLOW_ANY_PREDICATE ||
1606
(squery->b.type == PIPE_QUERY_SO_OVERFLOW_PREDICATE &&
1607
(squery->buffer.previous || squery->buffer.results_end > squery->result_size)))) {
1608
needs_workaround = true;
1609
}
1610
1611
if (needs_workaround && !squery->workaround_buf) {
1612
bool old_render_cond_enabled = sctx->render_cond_enabled;
1613
sctx->render_cond_enabled = false;
1614
1615
u_suballocator_alloc(&sctx->allocator_zeroed_memory, 8, 8, &squery->workaround_offset,
1616
(struct pipe_resource **)&squery->workaround_buf);
1617
1618
/* Reset to NULL to avoid a redundant SET_PREDICATION
1619
* from launching the compute grid.
1620
*/
1621
sctx->render_cond = NULL;
1622
1623
ctx->get_query_result_resource(ctx, query, true, PIPE_QUERY_TYPE_U64, 0,
1624
&squery->workaround_buf->b.b, squery->workaround_offset);
1625
1626
/* Settings this in the render cond atom is too late,
1627
* so set it here. */
1628
sctx->flags |= sctx->screen->barrier_flags.L2_to_cp | SI_CONTEXT_FLUSH_FOR_RENDER_COND;
1629
1630
sctx->render_cond_enabled = old_render_cond_enabled;
1631
}
1632
}
1633
1634
sctx->render_cond = query;
1635
sctx->render_cond_invert = condition;
1636
sctx->render_cond_mode = mode;
1637
sctx->render_cond_enabled = query;
1638
1639
si_set_atom_dirty(sctx, atom, query != NULL);
1640
}
1641
1642
void si_suspend_queries(struct si_context *sctx)
1643
{
1644
struct si_query *query;
1645
1646
LIST_FOR_EACH_ENTRY (query, &sctx->active_queries, active_list)
1647
query->ops->suspend(sctx, query);
1648
}
1649
1650
void si_resume_queries(struct si_context *sctx)
1651
{
1652
struct si_query *query;
1653
1654
/* Check CS space here. Resuming must not be interrupted by flushes. */
1655
si_need_gfx_cs_space(sctx, 0);
1656
1657
LIST_FOR_EACH_ENTRY (query, &sctx->active_queries, active_list)
1658
query->ops->resume(sctx, query);
1659
}
1660
1661
#define XFULL(name_, query_type_, type_, result_type_, group_id_) \
1662
{ \
1663
.name = name_, .query_type = SI_QUERY_##query_type_, .type = PIPE_DRIVER_QUERY_TYPE_##type_, \
1664
.result_type = PIPE_DRIVER_QUERY_RESULT_TYPE_##result_type_, .group_id = group_id_ \
1665
}
1666
1667
#define X(name_, query_type_, type_, result_type_) \
1668
XFULL(name_, query_type_, type_, result_type_, ~(unsigned)0)
1669
1670
#define XG(group_, name_, query_type_, type_, result_type_) \
1671
XFULL(name_, query_type_, type_, result_type_, SI_QUERY_GROUP_##group_)
1672
1673
static struct pipe_driver_query_info si_driver_query_list[] = {
1674
X("num-compilations", NUM_COMPILATIONS, UINT64, CUMULATIVE),
1675
X("num-shaders-created", NUM_SHADERS_CREATED, UINT64, CUMULATIVE),
1676
X("draw-calls", DRAW_CALLS, UINT64, AVERAGE),
1677
X("decompress-calls", DECOMPRESS_CALLS, UINT64, AVERAGE),
1678
X("prim-restart-calls", PRIM_RESTART_CALLS, UINT64, AVERAGE),
1679
X("compute-calls", COMPUTE_CALLS, UINT64, AVERAGE),
1680
X("cp-dma-calls", CP_DMA_CALLS, UINT64, AVERAGE),
1681
X("num-vs-flushes", NUM_VS_FLUSHES, UINT64, AVERAGE),
1682
X("num-ps-flushes", NUM_PS_FLUSHES, UINT64, AVERAGE),
1683
X("num-cs-flushes", NUM_CS_FLUSHES, UINT64, AVERAGE),
1684
X("num-CB-cache-flushes", NUM_CB_CACHE_FLUSHES, UINT64, AVERAGE),
1685
X("num-DB-cache-flushes", NUM_DB_CACHE_FLUSHES, UINT64, AVERAGE),
1686
X("num-L2-invalidates", NUM_L2_INVALIDATES, UINT64, AVERAGE),
1687
X("num-L2-writebacks", NUM_L2_WRITEBACKS, UINT64, AVERAGE),
1688
X("num-resident-handles", NUM_RESIDENT_HANDLES, UINT64, AVERAGE),
1689
X("tc-offloaded-slots", TC_OFFLOADED_SLOTS, UINT64, AVERAGE),
1690
X("tc-direct-slots", TC_DIRECT_SLOTS, UINT64, AVERAGE),
1691
X("tc-num-syncs", TC_NUM_SYNCS, UINT64, AVERAGE),
1692
X("CS-thread-busy", CS_THREAD_BUSY, UINT64, AVERAGE),
1693
X("gallium-thread-busy", GALLIUM_THREAD_BUSY, UINT64, AVERAGE),
1694
X("requested-VRAM", REQUESTED_VRAM, BYTES, AVERAGE),
1695
X("requested-GTT", REQUESTED_GTT, BYTES, AVERAGE),
1696
X("mapped-VRAM", MAPPED_VRAM, BYTES, AVERAGE),
1697
X("mapped-GTT", MAPPED_GTT, BYTES, AVERAGE),
1698
X("slab-wasted-VRAM", SLAB_WASTED_VRAM, BYTES, AVERAGE),
1699
X("slab-wasted-GTT", SLAB_WASTED_GTT, BYTES, AVERAGE),
1700
X("buffer-wait-time", BUFFER_WAIT_TIME, MICROSECONDS, CUMULATIVE),
1701
X("num-mapped-buffers", NUM_MAPPED_BUFFERS, UINT64, AVERAGE),
1702
X("num-GFX-IBs", NUM_GFX_IBS, UINT64, AVERAGE),
1703
X("GFX-BO-list-size", GFX_BO_LIST_SIZE, UINT64, AVERAGE),
1704
X("GFX-IB-size", GFX_IB_SIZE, UINT64, AVERAGE),
1705
X("num-bytes-moved", NUM_BYTES_MOVED, BYTES, CUMULATIVE),
1706
X("num-evictions", NUM_EVICTIONS, UINT64, CUMULATIVE),
1707
X("VRAM-CPU-page-faults", NUM_VRAM_CPU_PAGE_FAULTS, UINT64, CUMULATIVE),
1708
X("VRAM-usage", VRAM_USAGE, BYTES, AVERAGE),
1709
X("VRAM-vis-usage", VRAM_VIS_USAGE, BYTES, AVERAGE),
1710
X("GTT-usage", GTT_USAGE, BYTES, AVERAGE),
1711
X("back-buffer-ps-draw-ratio", BACK_BUFFER_PS_DRAW_RATIO, UINT64, AVERAGE),
1712
X("live-shader-cache-hits", LIVE_SHADER_CACHE_HITS, UINT, CUMULATIVE),
1713
X("live-shader-cache-misses", LIVE_SHADER_CACHE_MISSES, UINT, CUMULATIVE),
1714
X("memory-shader-cache-hits", MEMORY_SHADER_CACHE_HITS, UINT, CUMULATIVE),
1715
X("memory-shader-cache-misses", MEMORY_SHADER_CACHE_MISSES, UINT, CUMULATIVE),
1716
X("disk-shader-cache-hits", DISK_SHADER_CACHE_HITS, UINT, CUMULATIVE),
1717
X("disk-shader-cache-misses", DISK_SHADER_CACHE_MISSES, UINT, CUMULATIVE),
1718
1719
/* GPIN queries are for the benefit of old versions of GPUPerfStudio,
1720
* which use it as a fallback path to detect the GPU type.
1721
*
1722
* Note: The names of these queries are significant for GPUPerfStudio
1723
* (and possibly their order as well). */
1724
XG(GPIN, "GPIN_000", GPIN_ASIC_ID, UINT, AVERAGE),
1725
XG(GPIN, "GPIN_001", GPIN_NUM_SIMD, UINT, AVERAGE),
1726
XG(GPIN, "GPIN_002", GPIN_NUM_RB, UINT, AVERAGE),
1727
XG(GPIN, "GPIN_003", GPIN_NUM_SPI, UINT, AVERAGE),
1728
XG(GPIN, "GPIN_004", GPIN_NUM_SE, UINT, AVERAGE),
1729
1730
X("temperature", GPU_TEMPERATURE, UINT64, AVERAGE),
1731
X("shader-clock", CURRENT_GPU_SCLK, HZ, AVERAGE),
1732
X("memory-clock", CURRENT_GPU_MCLK, HZ, AVERAGE),
1733
1734
/* The following queries must be at the end of the list because their
1735
* availability is adjusted dynamically based on the DRM version. */
1736
X("GPU-load", GPU_LOAD, UINT64, AVERAGE),
1737
X("GPU-shaders-busy", GPU_SHADERS_BUSY, UINT64, AVERAGE),
1738
X("GPU-ta-busy", GPU_TA_BUSY, UINT64, AVERAGE),
1739
X("GPU-gds-busy", GPU_GDS_BUSY, UINT64, AVERAGE),
1740
X("GPU-vgt-busy", GPU_VGT_BUSY, UINT64, AVERAGE),
1741
X("GPU-ia-busy", GPU_IA_BUSY, UINT64, AVERAGE),
1742
X("GPU-sx-busy", GPU_SX_BUSY, UINT64, AVERAGE),
1743
X("GPU-wd-busy", GPU_WD_BUSY, UINT64, AVERAGE),
1744
X("GPU-bci-busy", GPU_BCI_BUSY, UINT64, AVERAGE),
1745
X("GPU-sc-busy", GPU_SC_BUSY, UINT64, AVERAGE),
1746
X("GPU-pa-busy", GPU_PA_BUSY, UINT64, AVERAGE),
1747
X("GPU-db-busy", GPU_DB_BUSY, UINT64, AVERAGE),
1748
X("GPU-cp-busy", GPU_CP_BUSY, UINT64, AVERAGE),
1749
X("GPU-cb-busy", GPU_CB_BUSY, UINT64, AVERAGE),
1750
1751
/* SRBM_STATUS2 */
1752
X("GPU-sdma-busy", GPU_SDMA_BUSY, UINT64, AVERAGE),
1753
1754
/* CP_STAT */
1755
X("GPU-pfp-busy", GPU_PFP_BUSY, UINT64, AVERAGE),
1756
X("GPU-meq-busy", GPU_MEQ_BUSY, UINT64, AVERAGE),
1757
X("GPU-me-busy", GPU_ME_BUSY, UINT64, AVERAGE),
1758
X("GPU-surf-sync-busy", GPU_SURF_SYNC_BUSY, UINT64, AVERAGE),
1759
X("GPU-cp-dma-busy", GPU_CP_DMA_BUSY, UINT64, AVERAGE),
1760
X("GPU-scratch-ram-busy", GPU_SCRATCH_RAM_BUSY, UINT64, AVERAGE),
1761
1762
X("pd-num-prims-accepted", PD_NUM_PRIMS_ACCEPTED, UINT64, AVERAGE),
1763
X("pd-num-prims-rejected", PD_NUM_PRIMS_REJECTED, UINT64, AVERAGE),
1764
X("pd-num-prims-ineligible", PD_NUM_PRIMS_INELIGIBLE, UINT64, AVERAGE),
1765
};
1766
1767
#undef X
1768
#undef XG
1769
#undef XFULL
1770
1771
static unsigned si_get_num_queries(struct si_screen *sscreen)
1772
{
1773
/* amdgpu */
1774
if (sscreen->info.is_amdgpu) {
1775
if (sscreen->info.chip_class >= GFX8)
1776
return ARRAY_SIZE(si_driver_query_list);
1777
else
1778
return ARRAY_SIZE(si_driver_query_list) - 7;
1779
}
1780
1781
/* radeon */
1782
if (sscreen->info.has_read_registers_query) {
1783
if (sscreen->info.chip_class == GFX7)
1784
return ARRAY_SIZE(si_driver_query_list) - 6;
1785
else
1786
return ARRAY_SIZE(si_driver_query_list) - 7;
1787
}
1788
1789
return ARRAY_SIZE(si_driver_query_list) - 21;
1790
}
1791
1792
static int si_get_driver_query_info(struct pipe_screen *screen, unsigned index,
1793
struct pipe_driver_query_info *info)
1794
{
1795
struct si_screen *sscreen = (struct si_screen *)screen;
1796
unsigned num_queries = si_get_num_queries(sscreen);
1797
1798
if (!info) {
1799
unsigned num_perfcounters = si_get_perfcounter_info(sscreen, 0, NULL);
1800
1801
return num_queries + num_perfcounters;
1802
}
1803
1804
if (index >= num_queries)
1805
return si_get_perfcounter_info(sscreen, index - num_queries, info);
1806
1807
*info = si_driver_query_list[index];
1808
1809
switch (info->query_type) {
1810
case SI_QUERY_REQUESTED_VRAM:
1811
case SI_QUERY_VRAM_USAGE:
1812
case SI_QUERY_MAPPED_VRAM:
1813
case SI_QUERY_SLAB_WASTED_VRAM:
1814
info->max_value.u64 = sscreen->info.vram_size;
1815
break;
1816
case SI_QUERY_REQUESTED_GTT:
1817
case SI_QUERY_GTT_USAGE:
1818
case SI_QUERY_MAPPED_GTT:
1819
case SI_QUERY_SLAB_WASTED_GTT:
1820
info->max_value.u64 = sscreen->info.gart_size;
1821
break;
1822
case SI_QUERY_GPU_TEMPERATURE:
1823
info->max_value.u64 = 125;
1824
break;
1825
case SI_QUERY_VRAM_VIS_USAGE:
1826
info->max_value.u64 = sscreen->info.vram_vis_size;
1827
break;
1828
}
1829
1830
if (info->group_id != ~(unsigned)0 && sscreen->perfcounters)
1831
info->group_id += sscreen->perfcounters->base.num_groups;
1832
1833
return 1;
1834
}
1835
1836
/* Note: Unfortunately, GPUPerfStudio hardcodes the order of hardware
1837
* performance counter groups, so be careful when changing this and related
1838
* functions.
1839
*/
1840
static int si_get_driver_query_group_info(struct pipe_screen *screen, unsigned index,
1841
struct pipe_driver_query_group_info *info)
1842
{
1843
struct si_screen *sscreen = (struct si_screen *)screen;
1844
unsigned num_pc_groups = 0;
1845
1846
if (sscreen->perfcounters)
1847
num_pc_groups = sscreen->perfcounters->base.num_groups;
1848
1849
if (!info)
1850
return num_pc_groups + SI_NUM_SW_QUERY_GROUPS;
1851
1852
if (index < num_pc_groups)
1853
return si_get_perfcounter_group_info(sscreen, index, info);
1854
1855
index -= num_pc_groups;
1856
if (index >= SI_NUM_SW_QUERY_GROUPS)
1857
return 0;
1858
1859
info->name = "GPIN";
1860
info->max_active_queries = 5;
1861
info->num_queries = 5;
1862
return 1;
1863
}
1864
1865
void si_init_query_functions(struct si_context *sctx)
1866
{
1867
sctx->b.create_query = si_create_query;
1868
sctx->b.create_batch_query = si_create_batch_query;
1869
sctx->b.destroy_query = si_destroy_query;
1870
sctx->b.begin_query = si_begin_query;
1871
sctx->b.end_query = si_end_query;
1872
sctx->b.get_query_result = si_get_query_result;
1873
sctx->b.get_query_result_resource = si_get_query_result_resource;
1874
1875
if (sctx->has_graphics) {
1876
sctx->atoms.s.render_cond.emit = si_emit_query_predication;
1877
sctx->b.render_condition = si_render_condition;
1878
}
1879
1880
list_inithead(&sctx->active_queries);
1881
}
1882
1883
void si_init_screen_query_functions(struct si_screen *sscreen)
1884
{
1885
sscreen->b.get_driver_query_info = si_get_driver_query_info;
1886
sscreen->b.get_driver_query_group_info = si_get_driver_query_group_info;
1887
}
1888
1889