Path: blob/master/src/hotspot/cpu/s390/c1_FrameMap_s390.cpp
40930 views
/*1* Copyright (c) 2016, 2019, Oracle and/or its affiliates. All rights reserved.2* Copyright (c) 2016, 2019 SAP SE. All rights reserved.3* DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.4*5* This code is free software; you can redistribute it and/or modify it6* under the terms of the GNU General Public License version 2 only, as7* published by the Free Software Foundation.8*9* This code is distributed in the hope that it will be useful, but WITHOUT10* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or11* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License12* version 2 for more details (a copy is included in the LICENSE file that13* accompanied this code).14*15* You should have received a copy of the GNU General Public License version16* 2 along with this work; if not, write to the Free Software Foundation,17* Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.18*19* Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA20* or visit www.oracle.com if you need additional information or have any21* questions.22*23*/2425#include "precompiled.hpp"26#include "c1/c1_FrameMap.hpp"27#include "c1/c1_LIR.hpp"28#include "runtime/sharedRuntime.hpp"29#include "vmreg_s390.inline.hpp"303132const int FrameMap::pd_c_runtime_reserved_arg_size = 7;3334LIR_Opr FrameMap::map_to_opr(BasicType type, VMRegPair* reg, bool outgoing) {35LIR_Opr opr = LIR_OprFact::illegalOpr;36VMReg r_1 = reg->first();37VMReg r_2 = reg->second();38if (r_1->is_stack()) {39// Convert stack slot to an SP offset.40// The calling convention does not count the SharedRuntime::out_preserve_stack_slots() value41// so we must add it in here.42int st_off = (r_1->reg2stack() + SharedRuntime::out_preserve_stack_slots()) * VMRegImpl::stack_slot_size;43opr = LIR_OprFact::address(new LIR_Address(Z_SP_opr, st_off, type));44} else if (r_1->is_Register()) {45Register reg = r_1->as_Register();46if (r_2->is_Register() && (type == T_LONG || type == T_DOUBLE)) {47opr = as_long_opr(reg);48} else if (is_reference_type(type)) {49opr = as_oop_opr(reg);50} else if (type == T_METADATA) {51opr = as_metadata_opr(reg);52} else if (type == T_ADDRESS) {53opr = as_address_opr(reg);54} else {55opr = as_opr(reg);56}57} else if (r_1->is_FloatRegister()) {58assert(type == T_DOUBLE || type == T_FLOAT, "wrong type");59FloatRegister f = r_1->as_FloatRegister();60if (type == T_FLOAT) {61opr = as_float_opr(f);62} else {63opr = as_double_opr(f);64}65} else {66ShouldNotReachHere();67}68return opr;69}7071// FrameMap72//--------------------------------------------------------7374FloatRegister FrameMap::_fpu_rnr2reg [FrameMap::nof_fpu_regs]; // mapping c1 regnr. -> FloatRegister75int FrameMap::_fpu_reg2rnr [FrameMap::nof_fpu_regs]; // mapping assembler encoding -> c1 regnr.7677// Some useful constant RInfo's:78LIR_Opr FrameMap::Z_R0_opr;79LIR_Opr FrameMap::Z_R1_opr;80LIR_Opr FrameMap::Z_R2_opr;81LIR_Opr FrameMap::Z_R3_opr;82LIR_Opr FrameMap::Z_R4_opr;83LIR_Opr FrameMap::Z_R5_opr;84LIR_Opr FrameMap::Z_R6_opr;85LIR_Opr FrameMap::Z_R7_opr;86LIR_Opr FrameMap::Z_R8_opr;87LIR_Opr FrameMap::Z_R9_opr;88LIR_Opr FrameMap::Z_R10_opr;89LIR_Opr FrameMap::Z_R11_opr;90LIR_Opr FrameMap::Z_R12_opr;91LIR_Opr FrameMap::Z_R13_opr;92LIR_Opr FrameMap::Z_R14_opr;93LIR_Opr FrameMap::Z_R15_opr;9495LIR_Opr FrameMap::Z_R0_oop_opr;96LIR_Opr FrameMap::Z_R1_oop_opr;97LIR_Opr FrameMap::Z_R2_oop_opr;98LIR_Opr FrameMap::Z_R3_oop_opr;99LIR_Opr FrameMap::Z_R4_oop_opr;100LIR_Opr FrameMap::Z_R5_oop_opr;101LIR_Opr FrameMap::Z_R6_oop_opr;102LIR_Opr FrameMap::Z_R7_oop_opr;103LIR_Opr FrameMap::Z_R8_oop_opr;104LIR_Opr FrameMap::Z_R9_oop_opr;105LIR_Opr FrameMap::Z_R10_oop_opr;106LIR_Opr FrameMap::Z_R11_oop_opr;107LIR_Opr FrameMap::Z_R12_oop_opr;108LIR_Opr FrameMap::Z_R13_oop_opr;109LIR_Opr FrameMap::Z_R14_oop_opr;110LIR_Opr FrameMap::Z_R15_oop_opr;111112LIR_Opr FrameMap::Z_R0_metadata_opr;113LIR_Opr FrameMap::Z_R1_metadata_opr;114LIR_Opr FrameMap::Z_R2_metadata_opr;115LIR_Opr FrameMap::Z_R3_metadata_opr;116LIR_Opr FrameMap::Z_R4_metadata_opr;117LIR_Opr FrameMap::Z_R5_metadata_opr;118LIR_Opr FrameMap::Z_R6_metadata_opr;119LIR_Opr FrameMap::Z_R7_metadata_opr;120LIR_Opr FrameMap::Z_R8_metadata_opr;121LIR_Opr FrameMap::Z_R9_metadata_opr;122LIR_Opr FrameMap::Z_R10_metadata_opr;123LIR_Opr FrameMap::Z_R11_metadata_opr;124LIR_Opr FrameMap::Z_R12_metadata_opr;125LIR_Opr FrameMap::Z_R13_metadata_opr;126LIR_Opr FrameMap::Z_R14_metadata_opr;127LIR_Opr FrameMap::Z_R15_metadata_opr;128129LIR_Opr FrameMap::Z_SP_opr;130LIR_Opr FrameMap::Z_FP_opr;131132LIR_Opr FrameMap::Z_R2_long_opr;133LIR_Opr FrameMap::Z_R10_long_opr;134LIR_Opr FrameMap::Z_R11_long_opr;135136LIR_Opr FrameMap::Z_F0_opr;137LIR_Opr FrameMap::Z_F0_double_opr;138139140LIR_Opr FrameMap::_caller_save_cpu_regs[] = { 0, };141LIR_Opr FrameMap::_caller_save_fpu_regs[] = { 0, };142143144// c1 rnr -> FloatRegister145FloatRegister FrameMap::nr2floatreg (int rnr) {146assert(_init_done, "tables not initialized");147debug_only(fpu_range_check(rnr);)148return _fpu_rnr2reg[rnr];149}150151void FrameMap::map_float_register(int rnr, FloatRegister reg) {152debug_only(fpu_range_check(rnr);)153debug_only(fpu_range_check(reg->encoding());)154_fpu_rnr2reg[rnr] = reg; // mapping c1 regnr. -> FloatRegister155_fpu_reg2rnr[reg->encoding()] = rnr; // mapping assembler encoding -> c1 regnr.156}157158void FrameMap::initialize() {159assert(!_init_done, "once");160161DEBUG_ONLY(int allocated = 0;)162DEBUG_ONLY(int unallocated = 0;)163164// Register usage:165// Z_thread (Z_R8)166// Z_fp (Z_R9)167// Z_SP (Z_R15)168DEBUG_ONLY(allocated++); map_register(0, Z_R2);169DEBUG_ONLY(allocated++); map_register(1, Z_R3);170DEBUG_ONLY(allocated++); map_register(2, Z_R4);171DEBUG_ONLY(allocated++); map_register(3, Z_R5);172DEBUG_ONLY(allocated++); map_register(4, Z_R6);173DEBUG_ONLY(allocated++); map_register(5, Z_R7);174DEBUG_ONLY(allocated++); map_register(6, Z_R10);175DEBUG_ONLY(allocated++); map_register(7, Z_R11);176DEBUG_ONLY(allocated++); map_register(8, Z_R12);177DEBUG_ONLY(allocated++); map_register(9, Z_R13); // <- last register visible in RegAlloc178DEBUG_ONLY(unallocated++); map_register(11, Z_R0); // Z_R0_scratch179DEBUG_ONLY(unallocated++); map_register(12, Z_R1); // Z_R1_scratch180DEBUG_ONLY(unallocated++); map_register(10, Z_R14); // return pc; TODO: Try to let c1/c2 allocate R14.181182// The following registers are usually unavailable.183DEBUG_ONLY(unallocated++); map_register(13, Z_R8);184DEBUG_ONLY(unallocated++); map_register(14, Z_R9);185DEBUG_ONLY(unallocated++); map_register(15, Z_R15);186assert(allocated-1 == pd_last_cpu_reg, "wrong number/mapping of allocated CPU registers");187assert(unallocated == pd_nof_cpu_regs_unallocated, "wrong number of unallocated CPU registers");188assert(nof_cpu_regs == allocated+unallocated, "wrong number of CPU registers");189190int j = 0;191for (int i = 0; i < nof_fpu_regs; i++) {192if (as_FloatRegister(i) == Z_fscratch_1) continue; // unallocated193map_float_register(j++, as_FloatRegister(i));194}195assert(j == nof_fpu_regs-1, "missed one fpu reg?");196map_float_register(j++, Z_fscratch_1);197198_init_done = true;199200Z_R0_opr = as_opr(Z_R0);201Z_R1_opr = as_opr(Z_R1);202Z_R2_opr = as_opr(Z_R2);203Z_R3_opr = as_opr(Z_R3);204Z_R4_opr = as_opr(Z_R4);205Z_R5_opr = as_opr(Z_R5);206Z_R6_opr = as_opr(Z_R6);207Z_R7_opr = as_opr(Z_R7);208Z_R8_opr = as_opr(Z_R8);209Z_R9_opr = as_opr(Z_R9);210Z_R10_opr = as_opr(Z_R10);211Z_R11_opr = as_opr(Z_R11);212Z_R12_opr = as_opr(Z_R12);213Z_R13_opr = as_opr(Z_R13);214Z_R14_opr = as_opr(Z_R14);215Z_R15_opr = as_opr(Z_R15);216217Z_R0_oop_opr = as_oop_opr(Z_R0);218Z_R1_oop_opr = as_oop_opr(Z_R1);219Z_R2_oop_opr = as_oop_opr(Z_R2);220Z_R3_oop_opr = as_oop_opr(Z_R3);221Z_R4_oop_opr = as_oop_opr(Z_R4);222Z_R5_oop_opr = as_oop_opr(Z_R5);223Z_R6_oop_opr = as_oop_opr(Z_R6);224Z_R7_oop_opr = as_oop_opr(Z_R7);225Z_R8_oop_opr = as_oop_opr(Z_R8);226Z_R9_oop_opr = as_oop_opr(Z_R9);227Z_R10_oop_opr = as_oop_opr(Z_R10);228Z_R11_oop_opr = as_oop_opr(Z_R11);229Z_R12_oop_opr = as_oop_opr(Z_R12);230Z_R13_oop_opr = as_oop_opr(Z_R13);231Z_R14_oop_opr = as_oop_opr(Z_R14);232Z_R15_oop_opr = as_oop_opr(Z_R15);233234Z_R0_metadata_opr = as_metadata_opr(Z_R0);235Z_R1_metadata_opr = as_metadata_opr(Z_R1);236Z_R2_metadata_opr = as_metadata_opr(Z_R2);237Z_R3_metadata_opr = as_metadata_opr(Z_R3);238Z_R4_metadata_opr = as_metadata_opr(Z_R4);239Z_R5_metadata_opr = as_metadata_opr(Z_R5);240Z_R6_metadata_opr = as_metadata_opr(Z_R6);241Z_R7_metadata_opr = as_metadata_opr(Z_R7);242Z_R8_metadata_opr = as_metadata_opr(Z_R8);243Z_R9_metadata_opr = as_metadata_opr(Z_R9);244Z_R10_metadata_opr = as_metadata_opr(Z_R10);245Z_R11_metadata_opr = as_metadata_opr(Z_R11);246Z_R12_metadata_opr = as_metadata_opr(Z_R12);247Z_R13_metadata_opr = as_metadata_opr(Z_R13);248Z_R14_metadata_opr = as_metadata_opr(Z_R14);249Z_R15_metadata_opr = as_metadata_opr(Z_R15);250251// TODO: needed? Or can we make Z_R9 available for linear scan allocation.252Z_FP_opr = as_pointer_opr(Z_fp);253Z_SP_opr = as_pointer_opr(Z_SP);254255Z_R2_long_opr = LIR_OprFact::double_cpu(cpu_reg2rnr(Z_R2), cpu_reg2rnr(Z_R2));256Z_R10_long_opr = LIR_OprFact::double_cpu(cpu_reg2rnr(Z_R10), cpu_reg2rnr(Z_R10));257Z_R11_long_opr = LIR_OprFact::double_cpu(cpu_reg2rnr(Z_R11), cpu_reg2rnr(Z_R11));258259Z_F0_opr = as_float_opr(Z_F0);260Z_F0_double_opr = as_double_opr(Z_F0);261262// All allocated cpu regs are caller saved.263for (int c1rnr = 0; c1rnr < max_nof_caller_save_cpu_regs; c1rnr++) {264_caller_save_cpu_regs[c1rnr] = as_opr(cpu_rnr2reg(c1rnr));265}266267// All allocated fpu regs are caller saved.268for (int c1rnr = 0; c1rnr < nof_caller_save_fpu_regs; c1rnr++) {269_caller_save_fpu_regs[c1rnr] = as_float_opr(nr2floatreg(c1rnr));270}271}272273Address FrameMap::make_new_address(ByteSize sp_offset) const {274return Address(Z_SP, sp_offset);275}276277VMReg FrameMap::fpu_regname (int n) {278return nr2floatreg(n)->as_VMReg();279}280281LIR_Opr FrameMap::stack_pointer() {282return Z_SP_opr;283}284285// JSR 292286// On ZARCH_64, there is no need to save the SP, because neither287// method handle intrinsics nor compiled lambda forms modify it.288LIR_Opr FrameMap::method_handle_invoke_SP_save_opr() {289return LIR_OprFact::illegalOpr;290}291292bool FrameMap::validate_frame() {293return true;294}295296297