Path: blob/master/src/hotspot/os_cpu/bsd_aarch64/icache_bsd_aarch64.hpp
40930 views
/*1* Copyright (c) 1999, 2021, Oracle and/or its affiliates. All rights reserved.2* Copyright (c) 2014, Red Hat Inc. All rights reserved.3* Copyright (c) 2021, Azul Systems, Inc. All rights reserved.4* DO NOT ALTER OR REMOVE COPYRIGHT NOTICES OR THIS FILE HEADER.5*6* This code is free software; you can redistribute it and/or modify it7* under the terms of the GNU General Public License version 2 only, as8* published by the Free Software Foundation.9*10* This code is distributed in the hope that it will be useful, but WITHOUT11* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or12* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License13* version 2 for more details (a copy is included in the LICENSE file that14* accompanied this code).15*16* You should have received a copy of the GNU General Public License version17* 2 along with this work; if not, write to the Free Software Foundation,18* Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.19*20* Please contact Oracle, 500 Oracle Parkway, Redwood Shores, CA 94065 USA21* or visit www.oracle.com if you need additional information or have any22* questions.23*24*/2526#ifndef OS_CPU_BSD_AARCH64_ICACHE_AARCH64_HPP27#define OS_CPU_BSD_AARCH64_ICACHE_AARCH64_HPP2829// Interface for updating the instruction cache. Whenever the VM30// modifies code, part of the processor instruction cache potentially31// has to be flushed.3233class ICache : public AbstractICache {34public:35static void initialize();36static void invalidate_word(address addr) {37__clear_cache((char *)addr, (char *)(addr + 4));38}39static void invalidate_range(address start, int nbytes) {40__clear_cache((char *)start, (char *)(start + nbytes));41}42};4344#endif // OS_CPU_BSD_AARCH64_ICACHE_AARCH64_HPP454647