Path: blob/master/arch/alpha/include/asm/core_cia.h
15126 views
#ifndef __ALPHA_CIA__H__1#define __ALPHA_CIA__H__23/* Define to experiment with fitting everything into one 512MB HAE window. */4#define CIA_ONE_HAE_WINDOW 156#include <linux/types.h>7#include <asm/compiler.h>89/*10* CIA is the internal name for the 21171 chipset which provides11* memory controller and PCI access for the 21164 chip based systems.12* Also supported here is the 21172 (CIA-2) and 21174 (PYXIS).13*14* The lineage is a bit confused, since the 21174 was reportedly started15* from the 21171 Pass 1 mask, and so is missing bug fixes that appear16* in 21171 Pass 2 and 21172, but it also contains additional features.17*18* This file is based on:19*20* DECchip 21171 Core Logic Chipset21* Technical Reference Manual22*23* EC-QE18B-TE24*25* [email protected] Initial Version.26*27*/2829/*30* CIA ADDRESS BIT DEFINITIONS31*32* 3333 3333 3322 2222 2222 1111 1111 1133* 9876 5432 1098 7654 3210 9876 5432 1098 7654 321034* ---- ---- ---- ---- ---- ---- ---- ---- ---- ----35* 1 00036* ---- ---- ---- ---- ---- ---- ---- ---- ---- ----37* | |\|38* | Byte Enable --+ |39* | Transfer Length --+40* +-- IO space, not cached41*42* Byte Transfer43* Enable Length Transfer Byte Address44* adr<6:5> adr<4:3> Length Enable Adder45* ---------------------------------------------46* 00 00 Byte 1110 0x00047* 01 00 Byte 1101 0x02048* 10 00 Byte 1011 0x04049* 11 00 Byte 0111 0x06050*51* 00 01 Word 1100 0x00852* 01 01 Word 1001 0x028 <= Not supported in this code.53* 10 01 Word 0011 0x04854*55* 00 10 Tribyte 1000 0x01056* 01 10 Tribyte 0001 0x03057*58* 10 11 Longword 0000 0x05859*60* Note that byte enables are asserted low.61*62*/6364#define CIA_MEM_R1_MASK 0x1fffffff /* SPARSE Mem region 1 mask is 29 bits */65#define CIA_MEM_R2_MASK 0x07ffffff /* SPARSE Mem region 2 mask is 27 bits */66#define CIA_MEM_R3_MASK 0x03ffffff /* SPARSE Mem region 3 mask is 26 bits */6768/*69* 21171-CA Control and Status Registers70*/71#define CIA_IOC_CIA_REV (IDENT_ADDR + 0x8740000080UL)72# define CIA_REV_MASK 0xff73#define CIA_IOC_PCI_LAT (IDENT_ADDR + 0x87400000C0UL)74#define CIA_IOC_CIA_CTRL (IDENT_ADDR + 0x8740000100UL)75# define CIA_CTRL_PCI_EN (1 << 0)76# define CIA_CTRL_PCI_LOCK_EN (1 << 1)77# define CIA_CTRL_PCI_LOOP_EN (1 << 2)78# define CIA_CTRL_FST_BB_EN (1 << 3)79# define CIA_CTRL_PCI_MST_EN (1 << 4)80# define CIA_CTRL_PCI_MEM_EN (1 << 5)81# define CIA_CTRL_PCI_REQ64_EN (1 << 6)82# define CIA_CTRL_PCI_ACK64_EN (1 << 7)83# define CIA_CTRL_ADDR_PE_EN (1 << 8)84# define CIA_CTRL_PERR_EN (1 << 9)85# define CIA_CTRL_FILL_ERR_EN (1 << 10)86# define CIA_CTRL_MCHK_ERR_EN (1 << 11)87# define CIA_CTRL_ECC_CHK_EN (1 << 12)88# define CIA_CTRL_ASSERT_IDLE_BC (1 << 13)89# define CIA_CTRL_COM_IDLE_BC (1 << 14)90# define CIA_CTRL_CSR_IOA_BYPASS (1 << 15)91# define CIA_CTRL_IO_FLUSHREQ_EN (1 << 16)92# define CIA_CTRL_CPU_FLUSHREQ_EN (1 << 17)93# define CIA_CTRL_ARB_CPU_EN (1 << 18)94# define CIA_CTRL_EN_ARB_LINK (1 << 19)95# define CIA_CTRL_RD_TYPE_SHIFT 2096# define CIA_CTRL_RL_TYPE_SHIFT 2497# define CIA_CTRL_RM_TYPE_SHIFT 2898# define CIA_CTRL_EN_DMA_RD_PERF (1 << 31)99#define CIA_IOC_CIA_CNFG (IDENT_ADDR + 0x8740000140UL)100# define CIA_CNFG_IOA_BWEN (1 << 0)101# define CIA_CNFG_PCI_MWEN (1 << 4)102# define CIA_CNFG_PCI_DWEN (1 << 5)103# define CIA_CNFG_PCI_WLEN (1 << 8)104#define CIA_IOC_FLASH_CTRL (IDENT_ADDR + 0x8740000200UL)105#define CIA_IOC_HAE_MEM (IDENT_ADDR + 0x8740000400UL)106#define CIA_IOC_HAE_IO (IDENT_ADDR + 0x8740000440UL)107#define CIA_IOC_CFG (IDENT_ADDR + 0x8740000480UL)108#define CIA_IOC_CACK_EN (IDENT_ADDR + 0x8740000600UL)109# define CIA_CACK_EN_LOCK_EN (1 << 0)110# define CIA_CACK_EN_MB_EN (1 << 1)111# define CIA_CACK_EN_SET_DIRTY_EN (1 << 2)112# define CIA_CACK_EN_BC_VICTIM_EN (1 << 3)113114115/*116* 21171-CA Diagnostic Registers117*/118#define CIA_IOC_CIA_DIAG (IDENT_ADDR + 0x8740002000UL)119#define CIA_IOC_DIAG_CHECK (IDENT_ADDR + 0x8740003000UL)120121/*122* 21171-CA Performance Monitor registers123*/124#define CIA_IOC_PERF_MONITOR (IDENT_ADDR + 0x8740004000UL)125#define CIA_IOC_PERF_CONTROL (IDENT_ADDR + 0x8740004040UL)126127/*128* 21171-CA Error registers129*/130#define CIA_IOC_CPU_ERR0 (IDENT_ADDR + 0x8740008000UL)131#define CIA_IOC_CPU_ERR1 (IDENT_ADDR + 0x8740008040UL)132#define CIA_IOC_CIA_ERR (IDENT_ADDR + 0x8740008200UL)133# define CIA_ERR_COR_ERR (1 << 0)134# define CIA_ERR_UN_COR_ERR (1 << 1)135# define CIA_ERR_CPU_PE (1 << 2)136# define CIA_ERR_MEM_NEM (1 << 3)137# define CIA_ERR_PCI_SERR (1 << 4)138# define CIA_ERR_PERR (1 << 5)139# define CIA_ERR_PCI_ADDR_PE (1 << 6)140# define CIA_ERR_RCVD_MAS_ABT (1 << 7)141# define CIA_ERR_RCVD_TAR_ABT (1 << 8)142# define CIA_ERR_PA_PTE_INV (1 << 9)143# define CIA_ERR_FROM_WRT_ERR (1 << 10)144# define CIA_ERR_IOA_TIMEOUT (1 << 11)145# define CIA_ERR_LOST_CORR_ERR (1 << 16)146# define CIA_ERR_LOST_UN_CORR_ERR (1 << 17)147# define CIA_ERR_LOST_CPU_PE (1 << 18)148# define CIA_ERR_LOST_MEM_NEM (1 << 19)149# define CIA_ERR_LOST_PERR (1 << 21)150# define CIA_ERR_LOST_PCI_ADDR_PE (1 << 22)151# define CIA_ERR_LOST_RCVD_MAS_ABT (1 << 23)152# define CIA_ERR_LOST_RCVD_TAR_ABT (1 << 24)153# define CIA_ERR_LOST_PA_PTE_INV (1 << 25)154# define CIA_ERR_LOST_FROM_WRT_ERR (1 << 26)155# define CIA_ERR_LOST_IOA_TIMEOUT (1 << 27)156# define CIA_ERR_VALID (1 << 31)157#define CIA_IOC_CIA_STAT (IDENT_ADDR + 0x8740008240UL)158#define CIA_IOC_ERR_MASK (IDENT_ADDR + 0x8740008280UL)159#define CIA_IOC_CIA_SYN (IDENT_ADDR + 0x8740008300UL)160#define CIA_IOC_MEM_ERR0 (IDENT_ADDR + 0x8740008400UL)161#define CIA_IOC_MEM_ERR1 (IDENT_ADDR + 0x8740008440UL)162#define CIA_IOC_PCI_ERR0 (IDENT_ADDR + 0x8740008800UL)163#define CIA_IOC_PCI_ERR1 (IDENT_ADDR + 0x8740008840UL)164#define CIA_IOC_PCI_ERR3 (IDENT_ADDR + 0x8740008880UL)165166/*167* 21171-CA System configuration registers168*/169#define CIA_IOC_MCR (IDENT_ADDR + 0x8750000000UL)170#define CIA_IOC_MBA0 (IDENT_ADDR + 0x8750000600UL)171#define CIA_IOC_MBA2 (IDENT_ADDR + 0x8750000680UL)172#define CIA_IOC_MBA4 (IDENT_ADDR + 0x8750000700UL)173#define CIA_IOC_MBA6 (IDENT_ADDR + 0x8750000780UL)174#define CIA_IOC_MBA8 (IDENT_ADDR + 0x8750000800UL)175#define CIA_IOC_MBAA (IDENT_ADDR + 0x8750000880UL)176#define CIA_IOC_MBAC (IDENT_ADDR + 0x8750000900UL)177#define CIA_IOC_MBAE (IDENT_ADDR + 0x8750000980UL)178#define CIA_IOC_TMG0 (IDENT_ADDR + 0x8750000B00UL)179#define CIA_IOC_TMG1 (IDENT_ADDR + 0x8750000B40UL)180#define CIA_IOC_TMG2 (IDENT_ADDR + 0x8750000B80UL)181182/*183* 2117A-CA PCI Address and Scatter-Gather Registers.184*/185#define CIA_IOC_PCI_TBIA (IDENT_ADDR + 0x8760000100UL)186187#define CIA_IOC_PCI_W0_BASE (IDENT_ADDR + 0x8760000400UL)188#define CIA_IOC_PCI_W0_MASK (IDENT_ADDR + 0x8760000440UL)189#define CIA_IOC_PCI_T0_BASE (IDENT_ADDR + 0x8760000480UL)190191#define CIA_IOC_PCI_W1_BASE (IDENT_ADDR + 0x8760000500UL)192#define CIA_IOC_PCI_W1_MASK (IDENT_ADDR + 0x8760000540UL)193#define CIA_IOC_PCI_T1_BASE (IDENT_ADDR + 0x8760000580UL)194195#define CIA_IOC_PCI_W2_BASE (IDENT_ADDR + 0x8760000600UL)196#define CIA_IOC_PCI_W2_MASK (IDENT_ADDR + 0x8760000640UL)197#define CIA_IOC_PCI_T2_BASE (IDENT_ADDR + 0x8760000680UL)198199#define CIA_IOC_PCI_W3_BASE (IDENT_ADDR + 0x8760000700UL)200#define CIA_IOC_PCI_W3_MASK (IDENT_ADDR + 0x8760000740UL)201#define CIA_IOC_PCI_T3_BASE (IDENT_ADDR + 0x8760000780UL)202203#define CIA_IOC_PCI_Wn_BASE(N) (IDENT_ADDR + 0x8760000400UL + (N)*0x100)204#define CIA_IOC_PCI_Wn_MASK(N) (IDENT_ADDR + 0x8760000440UL + (N)*0x100)205#define CIA_IOC_PCI_Tn_BASE(N) (IDENT_ADDR + 0x8760000480UL + (N)*0x100)206207#define CIA_IOC_PCI_W_DAC (IDENT_ADDR + 0x87600007C0UL)208209/*210* 2117A-CA Address Translation Registers.211*/212213/* 8 tag registers, the first 4 of which are lockable. */214#define CIA_IOC_TB_TAGn(n) \215(IDENT_ADDR + 0x8760000800UL + (n)*0x40)216217/* 4 page registers per tag register. */218#define CIA_IOC_TBn_PAGEm(n,m) \219(IDENT_ADDR + 0x8760001000UL + (n)*0x100 + (m)*0x40)220221/*222* Memory spaces:223*/224#define CIA_IACK_SC (IDENT_ADDR + 0x8720000000UL)225#define CIA_CONF (IDENT_ADDR + 0x8700000000UL)226#define CIA_IO (IDENT_ADDR + 0x8580000000UL)227#define CIA_SPARSE_MEM (IDENT_ADDR + 0x8000000000UL)228#define CIA_SPARSE_MEM_R2 (IDENT_ADDR + 0x8400000000UL)229#define CIA_SPARSE_MEM_R3 (IDENT_ADDR + 0x8500000000UL)230#define CIA_DENSE_MEM (IDENT_ADDR + 0x8600000000UL)231#define CIA_BW_MEM (IDENT_ADDR + 0x8800000000UL)232#define CIA_BW_IO (IDENT_ADDR + 0x8900000000UL)233#define CIA_BW_CFG_0 (IDENT_ADDR + 0x8a00000000UL)234#define CIA_BW_CFG_1 (IDENT_ADDR + 0x8b00000000UL)235236/*237* ALCOR's GRU ASIC registers238*/239#define GRU_INT_REQ (IDENT_ADDR + 0x8780000000UL)240#define GRU_INT_MASK (IDENT_ADDR + 0x8780000040UL)241#define GRU_INT_EDGE (IDENT_ADDR + 0x8780000080UL)242#define GRU_INT_HILO (IDENT_ADDR + 0x87800000C0UL)243#define GRU_INT_CLEAR (IDENT_ADDR + 0x8780000100UL)244245#define GRU_CACHE_CNFG (IDENT_ADDR + 0x8780000200UL)246#define GRU_SCR (IDENT_ADDR + 0x8780000300UL)247#define GRU_LED (IDENT_ADDR + 0x8780000800UL)248#define GRU_RESET (IDENT_ADDR + 0x8780000900UL)249250#define ALCOR_GRU_INT_REQ_BITS 0x800fffffUL251#define XLT_GRU_INT_REQ_BITS 0x80003fffUL252#define GRU_INT_REQ_BITS (alpha_mv.sys.cia.gru_int_req_bits+0)253254/*255* PYXIS interrupt control registers256*/257#define PYXIS_INT_REQ (IDENT_ADDR + 0x87A0000000UL)258#define PYXIS_INT_MASK (IDENT_ADDR + 0x87A0000040UL)259#define PYXIS_INT_HILO (IDENT_ADDR + 0x87A00000C0UL)260#define PYXIS_INT_ROUTE (IDENT_ADDR + 0x87A0000140UL)261#define PYXIS_GPO (IDENT_ADDR + 0x87A0000180UL)262#define PYXIS_INT_CNFG (IDENT_ADDR + 0x87A00001C0UL)263#define PYXIS_RT_COUNT (IDENT_ADDR + 0x87A0000200UL)264#define PYXIS_INT_TIME (IDENT_ADDR + 0x87A0000240UL)265#define PYXIS_IIC_CTRL (IDENT_ADDR + 0x87A00002C0UL)266#define PYXIS_RESET (IDENT_ADDR + 0x8780000900UL)267268/* Offset between ram physical addresses and pci64 DAC bus addresses. */269#define PYXIS_DAC_OFFSET (1UL << 40)270271/*272* Data structure for handling CIA machine checks.273*/274275/* System-specific info. */276struct el_CIA_sysdata_mcheck {277unsigned long cpu_err0;278unsigned long cpu_err1;279unsigned long cia_err;280unsigned long cia_stat;281unsigned long err_mask;282unsigned long cia_syn;283unsigned long mem_err0;284unsigned long mem_err1;285unsigned long pci_err0;286unsigned long pci_err1;287unsigned long pci_err2;288};289290291#ifdef __KERNEL__292293#ifndef __EXTERN_INLINE294/* Do not touch, this should *NOT* be static inline */295#define __EXTERN_INLINE extern inline296#define __IO_EXTERN_INLINE297#endif298299/*300* I/O functions:301*302* CIA (the 2117x PCI/memory support chipset for the EV5 (21164)303* series of processors uses a sparse address mapping scheme to304* get at PCI memory and I/O.305*/306307/*308* Memory functions. 64-bit and 32-bit accesses are done through309* dense memory space, everything else through sparse space.310*311* For reading and writing 8 and 16 bit quantities we need to312* go through one of the three sparse address mapping regions313* and use the HAE_MEM CSR to provide some bits of the address.314* The following few routines use only sparse address region 1315* which gives 1Gbyte of accessible space which relates exactly316* to the amount of PCI memory mapping *into* system address space.317* See p 6-17 of the specification but it looks something like this:318*319* 21164 Address:320*321* 3 2 1322* 9876543210987654321098765432109876543210323* 1ZZZZ0.PCI.QW.Address............BBLL324*325* ZZ = SBZ326* BB = Byte offset327* LL = Transfer length328*329* PCI Address:330*331* 3 2 1332* 10987654321098765432109876543210333* HHH....PCI.QW.Address........ 00334*335* HHH = 31:29 HAE_MEM CSR336*337*/338339#define vip volatile int __force *340#define vuip volatile unsigned int __force *341#define vulp volatile unsigned long __force *342343__EXTERN_INLINE unsigned int cia_ioread8(void __iomem *xaddr)344{345unsigned long addr = (unsigned long) xaddr;346unsigned long result, base_and_type;347348if (addr >= CIA_DENSE_MEM)349base_and_type = CIA_SPARSE_MEM + 0x00;350else351base_and_type = CIA_IO + 0x00;352353/* We can use CIA_MEM_R1_MASK for io ports too, since it is large354enough to cover all io ports, and smaller than CIA_IO. */355addr &= CIA_MEM_R1_MASK;356result = *(vip) ((addr << 5) + base_and_type);357return __kernel_extbl(result, addr & 3);358}359360__EXTERN_INLINE void cia_iowrite8(u8 b, void __iomem *xaddr)361{362unsigned long addr = (unsigned long) xaddr;363unsigned long w, base_and_type;364365if (addr >= CIA_DENSE_MEM)366base_and_type = CIA_SPARSE_MEM + 0x00;367else368base_and_type = CIA_IO + 0x00;369370addr &= CIA_MEM_R1_MASK;371w = __kernel_insbl(b, addr & 3);372*(vuip) ((addr << 5) + base_and_type) = w;373}374375__EXTERN_INLINE unsigned int cia_ioread16(void __iomem *xaddr)376{377unsigned long addr = (unsigned long) xaddr;378unsigned long result, base_and_type;379380if (addr >= CIA_DENSE_MEM)381base_and_type = CIA_SPARSE_MEM + 0x08;382else383base_and_type = CIA_IO + 0x08;384385addr &= CIA_MEM_R1_MASK;386result = *(vip) ((addr << 5) + base_and_type);387return __kernel_extwl(result, addr & 3);388}389390__EXTERN_INLINE void cia_iowrite16(u16 b, void __iomem *xaddr)391{392unsigned long addr = (unsigned long) xaddr;393unsigned long w, base_and_type;394395if (addr >= CIA_DENSE_MEM)396base_and_type = CIA_SPARSE_MEM + 0x08;397else398base_and_type = CIA_IO + 0x08;399400addr &= CIA_MEM_R1_MASK;401w = __kernel_inswl(b, addr & 3);402*(vuip) ((addr << 5) + base_and_type) = w;403}404405__EXTERN_INLINE unsigned int cia_ioread32(void __iomem *xaddr)406{407unsigned long addr = (unsigned long) xaddr;408if (addr < CIA_DENSE_MEM)409addr = ((addr - CIA_IO) << 5) + CIA_IO + 0x18;410return *(vuip)addr;411}412413__EXTERN_INLINE void cia_iowrite32(u32 b, void __iomem *xaddr)414{415unsigned long addr = (unsigned long) xaddr;416if (addr < CIA_DENSE_MEM)417addr = ((addr - CIA_IO) << 5) + CIA_IO + 0x18;418*(vuip)addr = b;419}420421__EXTERN_INLINE void __iomem *cia_ioportmap(unsigned long addr)422{423return (void __iomem *)(addr + CIA_IO);424}425426__EXTERN_INLINE void __iomem *cia_ioremap(unsigned long addr,427unsigned long size)428{429return (void __iomem *)(addr + CIA_DENSE_MEM);430}431432__EXTERN_INLINE int cia_is_ioaddr(unsigned long addr)433{434return addr >= IDENT_ADDR + 0x8000000000UL;435}436437__EXTERN_INLINE int cia_is_mmio(const volatile void __iomem *addr)438{439return (unsigned long)addr >= CIA_DENSE_MEM;440}441442__EXTERN_INLINE void __iomem *cia_bwx_ioportmap(unsigned long addr)443{444return (void __iomem *)(addr + CIA_BW_IO);445}446447__EXTERN_INLINE void __iomem *cia_bwx_ioremap(unsigned long addr,448unsigned long size)449{450return (void __iomem *)(addr + CIA_BW_MEM);451}452453__EXTERN_INLINE int cia_bwx_is_ioaddr(unsigned long addr)454{455return addr >= IDENT_ADDR + 0x8000000000UL;456}457458__EXTERN_INLINE int cia_bwx_is_mmio(const volatile void __iomem *addr)459{460return (unsigned long)addr < CIA_BW_IO;461}462463#undef vip464#undef vuip465#undef vulp466467#undef __IO_PREFIX468#define __IO_PREFIX cia469#define cia_trivial_rw_bw 2470#define cia_trivial_rw_lq 1471#define cia_trivial_io_bw 0472#define cia_trivial_io_lq 0473#define cia_trivial_iounmap 1474#include <asm/io_trivial.h>475476#undef __IO_PREFIX477#define __IO_PREFIX cia_bwx478#define cia_bwx_trivial_rw_bw 1479#define cia_bwx_trivial_rw_lq 1480#define cia_bwx_trivial_io_bw 1481#define cia_bwx_trivial_io_lq 1482#define cia_bwx_trivial_iounmap 1483#include <asm/io_trivial.h>484485#undef __IO_PREFIX486#ifdef CONFIG_ALPHA_PYXIS487#define __IO_PREFIX cia_bwx488#else489#define __IO_PREFIX cia490#endif491492#ifdef __IO_EXTERN_INLINE493#undef __EXTERN_INLINE494#undef __IO_EXTERN_INLINE495#endif496497#endif /* __KERNEL__ */498499#endif /* __ALPHA_CIA__H__ */500501502