Path: blob/master/arch/arm/mach-cns3xxx/include/mach/cns3xxx.h
17988 views
/*1* Copyright 2008 Cavium Networks2*3* This file is free software; you can redistribute it and/or modify4* it under the terms of the GNU General Public License, Version 2, as5* published by the Free Software Foundation.6*/78#ifndef __MACH_BOARD_CNS3XXXH9#define __MACH_BOARD_CNS3XXXH1011/*12* Memory map13*/14#define CNS3XXX_FLASH_BASE 0x10000000 /* Flash/SRAM Memory Bank 0 */15#define CNS3XXX_FLASH_SIZE SZ_256M1617#define CNS3XXX_DDR2SDRAM_BASE 0x20000000 /* DDR2 SDRAM Memory */1819#define CNS3XXX_SPI_FLASH_BASE 0x60000000 /* SPI Serial Flash Memory */2021#define CNS3XXX_SWITCH_BASE 0x70000000 /* Switch and HNAT Control */22#define CNS3XXX_SWITCH_BASE_VIRT 0xFFF000002324#define CNS3XXX_PPE_BASE 0x70001000 /* HANT */25#define CNS3XXX_PPE_BASE_VIRT 0xFFF500002627#define CNS3XXX_EMBEDDED_SRAM_BASE 0x70002000 /* HANT Embedded SRAM */28#define CNS3XXX_EMBEDDED_SRAM_BASE_VIRT 0xFFF600002930#define CNS3XXX_SSP_BASE 0x71000000 /* Synchronous Serial Port - SPI/PCM/I2C */31#define CNS3XXX_SSP_BASE_VIRT 0xFFF010003233#define CNS3XXX_DMC_BASE 0x72000000 /* DMC Control (DDR2 SDRAM) */34#define CNS3XXX_DMC_BASE_VIRT 0xFFF020003536#define CNS3XXX_SMC_BASE 0x73000000 /* SMC Control */37#define CNS3XXX_SMC_BASE_VIRT 0xFFF030003839#define SMC_MEMC_STATUS_OFFSET 0x00040#define SMC_MEMIF_CFG_OFFSET 0x00441#define SMC_MEMC_CFG_SET_OFFSET 0x00842#define SMC_MEMC_CFG_CLR_OFFSET 0x00C43#define SMC_DIRECT_CMD_OFFSET 0x01044#define SMC_SET_CYCLES_OFFSET 0x01445#define SMC_SET_OPMODE_OFFSET 0x01846#define SMC_REFRESH_PERIOD_0_OFFSET 0x02047#define SMC_REFRESH_PERIOD_1_OFFSET 0x02448#define SMC_SRAM_CYCLES0_0_OFFSET 0x10049#define SMC_NAND_CYCLES0_0_OFFSET 0x10050#define SMC_OPMODE0_0_OFFSET 0x10451#define SMC_SRAM_CYCLES0_1_OFFSET 0x12052#define SMC_NAND_CYCLES0_1_OFFSET 0x12053#define SMC_OPMODE0_1_OFFSET 0x12454#define SMC_USER_STATUS_OFFSET 0x20055#define SMC_USER_CONFIG_OFFSET 0x20456#define SMC_ECC_STATUS_OFFSET 0x30057#define SMC_ECC_MEMCFG_OFFSET 0x30458#define SMC_ECC_MEMCOMMAND1_OFFSET 0x30859#define SMC_ECC_MEMCOMMAND2_OFFSET 0x30C60#define SMC_ECC_ADDR0_OFFSET 0x31061#define SMC_ECC_ADDR1_OFFSET 0x31462#define SMC_ECC_VALUE0_OFFSET 0x31863#define SMC_ECC_VALUE1_OFFSET 0x31C64#define SMC_ECC_VALUE2_OFFSET 0x32065#define SMC_ECC_VALUE3_OFFSET 0x32466#define SMC_PERIPH_ID_0_OFFSET 0xFE067#define SMC_PERIPH_ID_1_OFFSET 0xFE468#define SMC_PERIPH_ID_2_OFFSET 0xFE869#define SMC_PERIPH_ID_3_OFFSET 0xFEC70#define SMC_PCELL_ID_0_OFFSET 0xFF071#define SMC_PCELL_ID_1_OFFSET 0xFF472#define SMC_PCELL_ID_2_OFFSET 0xFF873#define SMC_PCELL_ID_3_OFFSET 0xFFC7475#define CNS3XXX_GPIOA_BASE 0x74000000 /* GPIO port A */76#define CNS3XXX_GPIOA_BASE_VIRT 0xFFF040007778#define CNS3XXX_GPIOB_BASE 0x74800000 /* GPIO port B */79#define CNS3XXX_GPIOB_BASE_VIRT 0xFFF050008081#define CNS3XXX_RTC_BASE 0x75000000 /* Real Time Clock */82#define CNS3XXX_RTC_BASE_VIRT 0xFFF060008384#define RTC_SEC_OFFSET 0x0085#define RTC_MIN_OFFSET 0x0486#define RTC_HOUR_OFFSET 0x0887#define RTC_DAY_OFFSET 0x0C88#define RTC_SEC_ALM_OFFSET 0x1089#define RTC_MIN_ALM_OFFSET 0x1490#define RTC_HOUR_ALM_OFFSET 0x1891#define RTC_REC_OFFSET 0x1C92#define RTC_CTRL_OFFSET 0x2093#define RTC_INTR_STS_OFFSET 0x349495#define CNS3XXX_MISC_BASE 0x76000000 /* Misc Control */96#define CNS3XXX_MISC_BASE_VIRT 0xFFF07000 /* Misc Control */9798#define CNS3XXX_PM_BASE 0x77000000 /* Power Management Control */99#define CNS3XXX_PM_BASE_VIRT 0xFFF08000100101#define PM_CLK_GATE_OFFSET 0x00102#define PM_SOFT_RST_OFFSET 0x04103#define PM_HS_CFG_OFFSET 0x08104#define PM_CACTIVE_STA_OFFSET 0x0C105#define PM_PWR_STA_OFFSET 0x10106#define PM_SYS_CLK_CTRL_OFFSET 0x14107#define PM_PLL_LCD_I2S_CTRL_OFFSET 0x18108#define PM_PLL_HM_PD_OFFSET 0x1C109110#define CNS3XXX_UART0_BASE 0x78000000 /* UART 0 */111#define CNS3XXX_UART0_BASE_VIRT 0xFFF09000112113#define CNS3XXX_UART1_BASE 0x78400000 /* UART 1 */114#define CNS3XXX_UART1_BASE_VIRT 0xFFF0A000115116#define CNS3XXX_UART2_BASE 0x78800000 /* UART 2 */117#define CNS3XXX_UART2_BASE_VIRT 0xFFF0B000118119#define CNS3XXX_DMAC_BASE 0x79000000 /* Generic DMA Control */120#define CNS3XXX_DMAC_BASE_VIRT 0xFFF0D000121122#define CNS3XXX_CORESIGHT_BASE 0x7A000000 /* CoreSight */123#define CNS3XXX_CORESIGHT_BASE_VIRT 0xFFF0E000124125#define CNS3XXX_CRYPTO_BASE 0x7B000000 /* Crypto */126#define CNS3XXX_CRYPTO_BASE_VIRT 0xFFF0F000127128#define CNS3XXX_I2S_BASE 0x7C000000 /* I2S */129#define CNS3XXX_I2S_BASE_VIRT 0xFFF10000130131#define CNS3XXX_TIMER1_2_3_BASE 0x7C800000 /* Timer */132#define CNS3XXX_TIMER1_2_3_BASE_VIRT 0xFFF10800133134#define TIMER1_COUNTER_OFFSET 0x00135#define TIMER1_AUTO_RELOAD_OFFSET 0x04136#define TIMER1_MATCH_V1_OFFSET 0x08137#define TIMER1_MATCH_V2_OFFSET 0x0C138139#define TIMER2_COUNTER_OFFSET 0x10140#define TIMER2_AUTO_RELOAD_OFFSET 0x14141#define TIMER2_MATCH_V1_OFFSET 0x18142#define TIMER2_MATCH_V2_OFFSET 0x1C143144#define TIMER1_2_CONTROL_OFFSET 0x30145#define TIMER1_2_INTERRUPT_STATUS_OFFSET 0x34146#define TIMER1_2_INTERRUPT_MASK_OFFSET 0x38147148#define TIMER_FREERUN_OFFSET 0x40149#define TIMER_FREERUN_CONTROL_OFFSET 0x44150151#define CNS3XXX_HCIE_BASE 0x7D000000 /* HCIE Control */152#define CNS3XXX_HCIE_BASE_VIRT 0xFFF30000153154#define CNS3XXX_RAID_BASE 0x7E000000 /* RAID Control */155#define CNS3XXX_RAID_BASE_VIRT 0xFFF12000156157#define CNS3XXX_AXI_IXC_BASE 0x7F000000 /* AXI IXC */158#define CNS3XXX_AXI_IXC_BASE_VIRT 0xFFF13000159160#define CNS3XXX_CLCD_BASE 0x80000000 /* LCD Control */161#define CNS3XXX_CLCD_BASE_VIRT 0xFFF14000162163#define CNS3XXX_USBOTG_BASE 0x81000000 /* USB OTG Control */164#define CNS3XXX_USBOTG_BASE_VIRT 0xFFF15000165166#define CNS3XXX_USB_BASE 0x82000000 /* USB Host Control */167168#define CNS3XXX_SATA2_BASE 0x83000000 /* SATA */169#define CNS3XXX_SATA2_SIZE SZ_16M170#define CNS3XXX_SATA2_BASE_VIRT 0xFFF17000171172#define CNS3XXX_CAMERA_BASE 0x84000000 /* Camera Interface */173#define CNS3XXX_CAMERA_BASE_VIRT 0xFFF18000174175#define CNS3XXX_SDIO_BASE 0x85000000 /* SDIO */176#define CNS3XXX_SDIO_BASE_VIRT 0xFFF19000177178#define CNS3XXX_I2S_TDM_BASE 0x86000000 /* I2S TDM */179#define CNS3XXX_I2S_TDM_BASE_VIRT 0xFFF1A000180181#define CNS3XXX_2DG_BASE 0x87000000 /* 2D Graphic Control */182#define CNS3XXX_2DG_BASE_VIRT 0xFFF1B000183184#define CNS3XXX_USB_OHCI_BASE 0x88000000 /* USB OHCI */185186#define CNS3XXX_L2C_BASE 0x92000000 /* L2 Cache Control */187#define CNS3XXX_L2C_BASE_VIRT 0xFFF27000188189#define CNS3XXX_PCIE0_MEM_BASE 0xA0000000 /* PCIe Port 0 IO/Memory Space */190#define CNS3XXX_PCIE0_MEM_BASE_VIRT 0xE0000000191192#define CNS3XXX_PCIE0_HOST_BASE 0xAB000000 /* PCIe Port 0 RC Base */193#define CNS3XXX_PCIE0_HOST_BASE_VIRT 0xE1000000194195#define CNS3XXX_PCIE0_IO_BASE 0xAC000000 /* PCIe Port 0 */196#define CNS3XXX_PCIE0_IO_BASE_VIRT 0xE2000000197198#define CNS3XXX_PCIE0_CFG0_BASE 0xAD000000 /* PCIe Port 0 CFG Type 0 */199#define CNS3XXX_PCIE0_CFG0_BASE_VIRT 0xE3000000200201#define CNS3XXX_PCIE0_CFG1_BASE 0xAE000000 /* PCIe Port 0 CFG Type 1 */202#define CNS3XXX_PCIE0_CFG1_BASE_VIRT 0xE4000000203204#define CNS3XXX_PCIE0_MSG_BASE 0xAF000000 /* PCIe Port 0 Message Space */205#define CNS3XXX_PCIE0_MSG_BASE_VIRT 0xE5000000206207#define CNS3XXX_PCIE1_MEM_BASE 0xB0000000 /* PCIe Port 1 IO/Memory Space */208#define CNS3XXX_PCIE1_MEM_BASE_VIRT 0xE8000000209210#define CNS3XXX_PCIE1_HOST_BASE 0xBB000000 /* PCIe Port 1 RC Base */211#define CNS3XXX_PCIE1_HOST_BASE_VIRT 0xE9000000212213#define CNS3XXX_PCIE1_IO_BASE 0xBC000000 /* PCIe Port 1 */214#define CNS3XXX_PCIE1_IO_BASE_VIRT 0xEA000000215216#define CNS3XXX_PCIE1_CFG0_BASE 0xBD000000 /* PCIe Port 1 CFG Type 0 */217#define CNS3XXX_PCIE1_CFG0_BASE_VIRT 0xEB000000218219#define CNS3XXX_PCIE1_CFG1_BASE 0xBE000000 /* PCIe Port 1 CFG Type 1 */220#define CNS3XXX_PCIE1_CFG1_BASE_VIRT 0xEC000000221222#define CNS3XXX_PCIE1_MSG_BASE 0xBF000000 /* PCIe Port 1 Message Space */223#define CNS3XXX_PCIE1_MSG_BASE_VIRT 0xED000000224225/*226* Testchip peripheral and fpga gic regions227*/228#define CNS3XXX_TC11MP_SCU_BASE 0x90000000 /* IRQ, Test chip */229#define CNS3XXX_TC11MP_SCU_BASE_VIRT 0xFF000000230231#define CNS3XXX_TC11MP_GIC_CPU_BASE 0x90000100 /* Test chip interrupt controller CPU interface */232#define CNS3XXX_TC11MP_GIC_CPU_BASE_VIRT 0xFF000100233234#define CNS3XXX_TC11MP_TWD_BASE 0x90000600235#define CNS3XXX_TC11MP_TWD_BASE_VIRT 0xFF000600236237#define CNS3XXX_TC11MP_GIC_DIST_BASE 0x90001000 /* Test chip interrupt controller distributor */238#define CNS3XXX_TC11MP_GIC_DIST_BASE_VIRT 0xFF001000239240#define CNS3XXX_TC11MP_L220_BASE 0x92002000 /* L220 registers */241#define CNS3XXX_TC11MP_L220_BASE_VIRT 0xFF002000242243/*244* Misc block245*/246#define MISC_MEM_MAP(offs) (void __iomem *)(CNS3XXX_MISC_BASE_VIRT + (offs))247248#define MISC_MEMORY_REMAP_REG MISC_MEM_MAP(0x00)249#define MISC_CHIP_CONFIG_REG MISC_MEM_MAP(0x04)250#define MISC_DEBUG_PROBE_DATA_REG MISC_MEM_MAP(0x08)251#define MISC_DEBUG_PROBE_SELECTION_REG MISC_MEM_MAP(0x0C)252#define MISC_IO_PIN_FUNC_SELECTION_REG MISC_MEM_MAP(0x10)253#define MISC_GPIOA_PIN_ENABLE_REG MISC_MEM_MAP(0x14)254#define MISC_GPIOB_PIN_ENABLE_REG MISC_MEM_MAP(0x18)255#define MISC_IO_PAD_DRIVE_STRENGTH_CTRL_A MISC_MEM_MAP(0x1C)256#define MISC_IO_PAD_DRIVE_STRENGTH_CTRL_B MISC_MEM_MAP(0x20)257#define MISC_GPIOA_15_0_PULL_CTRL_REG MISC_MEM_MAP(0x24)258#define MISC_GPIOA_16_31_PULL_CTRL_REG MISC_MEM_MAP(0x28)259#define MISC_GPIOB_15_0_PULL_CTRL_REG MISC_MEM_MAP(0x2C)260#define MISC_GPIOB_16_31_PULL_CTRL_REG MISC_MEM_MAP(0x30)261#define MISC_IO_PULL_CTRL_REG MISC_MEM_MAP(0x34)262#define MISC_E_FUSE_31_0_REG MISC_MEM_MAP(0x40)263#define MISC_E_FUSE_63_32_REG MISC_MEM_MAP(0x44)264#define MISC_E_FUSE_95_64_REG MISC_MEM_MAP(0x48)265#define MISC_E_FUSE_127_96_REG MISC_MEM_MAP(0x4C)266#define MISC_SOFTWARE_TEST_1_REG MISC_MEM_MAP(0x50)267#define MISC_SOFTWARE_TEST_2_REG MISC_MEM_MAP(0x54)268269#define MISC_SATA_POWER_MODE MISC_MEM_MAP(0x310)270271#define MISC_USB_CFG_REG MISC_MEM_MAP(0x800)272#define MISC_USB_STS_REG MISC_MEM_MAP(0x804)273#define MISC_USBPHY00_CFG_REG MISC_MEM_MAP(0x808)274#define MISC_USBPHY01_CFG_REG MISC_MEM_MAP(0x80c)275#define MISC_USBPHY10_CFG_REG MISC_MEM_MAP(0x810)276#define MISC_USBPHY11_CFG_REG MISC_MEM_MAP(0x814)277278#define MISC_PCIEPHY_CMCTL(x) MISC_MEM_MAP(0x900 + (x) * 0x004)279#define MISC_PCIEPHY_CTL(x) MISC_MEM_MAP(0x940 + (x) * 0x100)280#define MISC_PCIE_AXIS_AWMISC(x) MISC_MEM_MAP(0x944 + (x) * 0x100)281#define MISC_PCIE_AXIS_ARMISC(x) MISC_MEM_MAP(0x948 + (x) * 0x100)282#define MISC_PCIE_AXIS_RMISC(x) MISC_MEM_MAP(0x94C + (x) * 0x100)283#define MISC_PCIE_AXIS_BMISC(x) MISC_MEM_MAP(0x950 + (x) * 0x100)284#define MISC_PCIE_AXIM_RMISC(x) MISC_MEM_MAP(0x954 + (x) * 0x100)285#define MISC_PCIE_AXIM_BMISC(x) MISC_MEM_MAP(0x958 + (x) * 0x100)286#define MISC_PCIE_CTRL(x) MISC_MEM_MAP(0x95C + (x) * 0x100)287#define MISC_PCIE_PM_DEBUG(x) MISC_MEM_MAP(0x960 + (x) * 0x100)288#define MISC_PCIE_RFC_DEBUG(x) MISC_MEM_MAP(0x964 + (x) * 0x100)289#define MISC_PCIE_CXPL_DEBUGL(x) MISC_MEM_MAP(0x968 + (x) * 0x100)290#define MISC_PCIE_CXPL_DEBUGH(x) MISC_MEM_MAP(0x96C + (x) * 0x100)291#define MISC_PCIE_DIAG_DEBUGH(x) MISC_MEM_MAP(0x970 + (x) * 0x100)292#define MISC_PCIE_W1CLR(x) MISC_MEM_MAP(0x974 + (x) * 0x100)293#define MISC_PCIE_INT_MASK(x) MISC_MEM_MAP(0x978 + (x) * 0x100)294#define MISC_PCIE_INT_STATUS(x) MISC_MEM_MAP(0x97C + (x) * 0x100)295296/*297* Power management and clock control298*/299#define PMU_MEM_MAP(offs) (void __iomem *)(CNS3XXX_PM_BASE_VIRT + (offs))300301#define PM_CLK_GATE_REG PMU_MEM_MAP(0x000)302#define PM_SOFT_RST_REG PMU_MEM_MAP(0x004)303#define PM_HS_CFG_REG PMU_MEM_MAP(0x008)304#define PM_CACTIVE_STA_REG PMU_MEM_MAP(0x00C)305#define PM_PWR_STA_REG PMU_MEM_MAP(0x010)306#define PM_CLK_CTRL_REG PMU_MEM_MAP(0x014)307#define PM_PLL_LCD_I2S_CTRL_REG PMU_MEM_MAP(0x018)308#define PM_PLL_HM_PD_CTRL_REG PMU_MEM_MAP(0x01C)309#define PM_REGULAT_CTRL_REG PMU_MEM_MAP(0x020)310#define PM_WDT_CTRL_REG PMU_MEM_MAP(0x024)311#define PM_WU_CTRL0_REG PMU_MEM_MAP(0x028)312#define PM_WU_CTRL1_REG PMU_MEM_MAP(0x02C)313#define PM_CSR_REG PMU_MEM_MAP(0x030)314315/* PM_CLK_GATE_REG */316#define PM_CLK_GATE_REG_OFFSET_SDIO (25)317#define PM_CLK_GATE_REG_OFFSET_GPU (24)318#define PM_CLK_GATE_REG_OFFSET_CIM (23)319#define PM_CLK_GATE_REG_OFFSET_LCDC (22)320#define PM_CLK_GATE_REG_OFFSET_I2S (21)321#define PM_CLK_GATE_REG_OFFSET_RAID (20)322#define PM_CLK_GATE_REG_OFFSET_SATA (19)323#define PM_CLK_GATE_REG_OFFSET_PCIE(x) (17 + (x))324#define PM_CLK_GATE_REG_OFFSET_USB_HOST (16)325#define PM_CLK_GATE_REG_OFFSET_USB_OTG (15)326#define PM_CLK_GATE_REG_OFFSET_TIMER (14)327#define PM_CLK_GATE_REG_OFFSET_CRYPTO (13)328#define PM_CLK_GATE_REG_OFFSET_HCIE (12)329#define PM_CLK_GATE_REG_OFFSET_SWITCH (11)330#define PM_CLK_GATE_REG_OFFSET_GPIO (10)331#define PM_CLK_GATE_REG_OFFSET_UART3 (9)332#define PM_CLK_GATE_REG_OFFSET_UART2 (8)333#define PM_CLK_GATE_REG_OFFSET_UART1 (7)334#define PM_CLK_GATE_REG_OFFSET_RTC (5)335#define PM_CLK_GATE_REG_OFFSET_GDMA (4)336#define PM_CLK_GATE_REG_OFFSET_SPI_PCM_I2C (3)337#define PM_CLK_GATE_REG_OFFSET_SMC_NFI (1)338#define PM_CLK_GATE_REG_MASK (0x03FFFFBA)339340/* PM_SOFT_RST_REG */341#define PM_SOFT_RST_REG_OFFST_WARM_RST_FLAG (31)342#define PM_SOFT_RST_REG_OFFST_CPU1 (29)343#define PM_SOFT_RST_REG_OFFST_CPU0 (28)344#define PM_SOFT_RST_REG_OFFST_SDIO (25)345#define PM_SOFT_RST_REG_OFFST_GPU (24)346#define PM_SOFT_RST_REG_OFFST_CIM (23)347#define PM_SOFT_RST_REG_OFFST_LCDC (22)348#define PM_SOFT_RST_REG_OFFST_I2S (21)349#define PM_SOFT_RST_REG_OFFST_RAID (20)350#define PM_SOFT_RST_REG_OFFST_SATA (19)351#define PM_SOFT_RST_REG_OFFST_PCIE(x) (17 + (x))352#define PM_SOFT_RST_REG_OFFST_USB_HOST (16)353#define PM_SOFT_RST_REG_OFFST_USB_OTG (15)354#define PM_SOFT_RST_REG_OFFST_TIMER (14)355#define PM_SOFT_RST_REG_OFFST_CRYPTO (13)356#define PM_SOFT_RST_REG_OFFST_HCIE (12)357#define PM_SOFT_RST_REG_OFFST_SWITCH (11)358#define PM_SOFT_RST_REG_OFFST_GPIO (10)359#define PM_SOFT_RST_REG_OFFST_UART3 (9)360#define PM_SOFT_RST_REG_OFFST_UART2 (8)361#define PM_SOFT_RST_REG_OFFST_UART1 (7)362#define PM_SOFT_RST_REG_OFFST_RTC (5)363#define PM_SOFT_RST_REG_OFFST_GDMA (4)364#define PM_SOFT_RST_REG_OFFST_SPI_PCM_I2C (3)365#define PM_SOFT_RST_REG_OFFST_DMC (2)366#define PM_SOFT_RST_REG_OFFST_SMC_NFI (1)367#define PM_SOFT_RST_REG_OFFST_GLOBAL (0)368#define PM_SOFT_RST_REG_MASK (0xF3FFFFBF)369370/* PMHS_CFG_REG */371#define PM_HS_CFG_REG_OFFSET_SDIO (25)372#define PM_HS_CFG_REG_OFFSET_GPU (24)373#define PM_HS_CFG_REG_OFFSET_CIM (23)374#define PM_HS_CFG_REG_OFFSET_LCDC (22)375#define PM_HS_CFG_REG_OFFSET_I2S (21)376#define PM_HS_CFG_REG_OFFSET_RAID (20)377#define PM_HS_CFG_REG_OFFSET_SATA (19)378#define PM_HS_CFG_REG_OFFSET_PCIE1 (18)379#define PM_HS_CFG_REG_OFFSET_PCIE0 (17)380#define PM_HS_CFG_REG_OFFSET_USB_HOST (16)381#define PM_HS_CFG_REG_OFFSET_USB_OTG (15)382#define PM_HS_CFG_REG_OFFSET_TIMER (14)383#define PM_HS_CFG_REG_OFFSET_CRYPTO (13)384#define PM_HS_CFG_REG_OFFSET_HCIE (12)385#define PM_HS_CFG_REG_OFFSET_SWITCH (11)386#define PM_HS_CFG_REG_OFFSET_GPIO (10)387#define PM_HS_CFG_REG_OFFSET_UART3 (9)388#define PM_HS_CFG_REG_OFFSET_UART2 (8)389#define PM_HS_CFG_REG_OFFSET_UART1 (7)390#define PM_HS_CFG_REG_OFFSET_RTC (5)391#define PM_HS_CFG_REG_OFFSET_GDMA (4)392#define PM_HS_CFG_REG_OFFSET_SPI_PCM_I2S (3)393#define PM_HS_CFG_REG_OFFSET_DMC (2)394#define PM_HS_CFG_REG_OFFSET_SMC_NFI (1)395#define PM_HS_CFG_REG_MASK (0x03FFFFBE)396#define PM_HS_CFG_REG_MASK_SUPPORT (0x01100806)397398/* PM_CACTIVE_STA_REG */399#define PM_CACTIVE_STA_REG_OFFSET_SDIO (25)400#define PM_CACTIVE_STA_REG_OFFSET_GPU (24)401#define PM_CACTIVE_STA_REG_OFFSET_CIM (23)402#define PM_CACTIVE_STA_REG_OFFSET_LCDC (22)403#define PM_CACTIVE_STA_REG_OFFSET_I2S (21)404#define PM_CACTIVE_STA_REG_OFFSET_RAID (20)405#define PM_CACTIVE_STA_REG_OFFSET_SATA (19)406#define PM_CACTIVE_STA_REG_OFFSET_PCIE1 (18)407#define PM_CACTIVE_STA_REG_OFFSET_PCIE0 (17)408#define PM_CACTIVE_STA_REG_OFFSET_USB_HOST (16)409#define PM_CACTIVE_STA_REG_OFFSET_USB_OTG (15)410#define PM_CACTIVE_STA_REG_OFFSET_TIMER (14)411#define PM_CACTIVE_STA_REG_OFFSET_CRYPTO (13)412#define PM_CACTIVE_STA_REG_OFFSET_HCIE (12)413#define PM_CACTIVE_STA_REG_OFFSET_SWITCH (11)414#define PM_CACTIVE_STA_REG_OFFSET_GPIO (10)415#define PM_CACTIVE_STA_REG_OFFSET_UART3 (9)416#define PM_CACTIVE_STA_REG_OFFSET_UART2 (8)417#define PM_CACTIVE_STA_REG_OFFSET_UART1 (7)418#define PM_CACTIVE_STA_REG_OFFSET_RTC (5)419#define PM_CACTIVE_STA_REG_OFFSET_GDMA (4)420#define PM_CACTIVE_STA_REG_OFFSET_SPI_PCM_I2S (3)421#define PM_CACTIVE_STA_REG_OFFSET_DMC (2)422#define PM_CACTIVE_STA_REG_OFFSET_SMC_NFI (1)423#define PM_CACTIVE_STA_REG_MASK (0x03FFFFBE)424425/* PM_PWR_STA_REG */426#define PM_PWR_STA_REG_REG_OFFSET_SDIO (25)427#define PM_PWR_STA_REG_REG_OFFSET_GPU (24)428#define PM_PWR_STA_REG_REG_OFFSET_CIM (23)429#define PM_PWR_STA_REG_REG_OFFSET_LCDC (22)430#define PM_PWR_STA_REG_REG_OFFSET_I2S (21)431#define PM_PWR_STA_REG_REG_OFFSET_RAID (20)432#define PM_PWR_STA_REG_REG_OFFSET_SATA (19)433#define PM_PWR_STA_REG_REG_OFFSET_PCIE1 (18)434#define PM_PWR_STA_REG_REG_OFFSET_PCIE0 (17)435#define PM_PWR_STA_REG_REG_OFFSET_USB_HOST (16)436#define PM_PWR_STA_REG_REG_OFFSET_USB_OTG (15)437#define PM_PWR_STA_REG_REG_OFFSET_TIMER (14)438#define PM_PWR_STA_REG_REG_OFFSET_CRYPTO (13)439#define PM_PWR_STA_REG_REG_OFFSET_HCIE (12)440#define PM_PWR_STA_REG_REG_OFFSET_SWITCH (11)441#define PM_PWR_STA_REG_REG_OFFSET_GPIO (10)442#define PM_PWR_STA_REG_REG_OFFSET_UART3 (9)443#define PM_PWR_STA_REG_REG_OFFSET_UART2 (8)444#define PM_PWR_STA_REG_REG_OFFSET_UART1 (7)445#define PM_PWR_STA_REG_REG_OFFSET_RTC (5)446#define PM_PWR_STA_REG_REG_OFFSET_GDMA (4)447#define PM_PWR_STA_REG_REG_OFFSET_SPI_PCM_I2S (3)448#define PM_PWR_STA_REG_REG_OFFSET_DMC (2)449#define PM_PWR_STA_REG_REG_OFFSET_SMC_NFI (1)450#define PM_PWR_STA_REG_REG_MASK (0x03FFFFBE)451452/* PM_CLK_CTRL_REG */453#define PM_CLK_CTRL_REG_OFFSET_I2S_MCLK (31)454#define PM_CLK_CTRL_REG_OFFSET_DDR2_CHG_EN (30)455#define PM_CLK_CTRL_REG_OFFSET_PCIE_REF1_EN (29)456#define PM_CLK_CTRL_REG_OFFSET_PCIE_REF0_EN (28)457#define PM_CLK_CTRL_REG_OFFSET_TIMER_SIM_MODE (27)458#define PM_CLK_CTRL_REG_OFFSET_I2SCLK_DIV (24)459#define PM_CLK_CTRL_REG_OFFSET_I2SCLK_SEL (22)460#define PM_CLK_CTRL_REG_OFFSET_CLKOUT_DIV (20)461#define PM_CLK_CTRL_REG_OFFSET_CLKOUT_SEL (16)462#define PM_CLK_CTRL_REG_OFFSET_MDC_DIV (14)463#define PM_CLK_CTRL_REG_OFFSET_CRYPTO_CLK_SEL (12)464#define PM_CLK_CTRL_REG_OFFSET_CPU_PWR_MODE (9)465#define PM_CLK_CTRL_REG_OFFSET_PLL_DDR2_SEL (7)466#define PM_CLK_CTRL_REG_OFFSET_DIV_IMMEDIATE (6)467#define PM_CLK_CTRL_REG_OFFSET_CPU_CLK_DIV (4)468#define PM_CLK_CTRL_REG_OFFSET_PLL_CPU_SEL (0)469470#define PM_CPU_CLK_DIV(DIV) { \471PM_CLK_CTRL_REG &= ~((0x3) << PM_CLK_CTRL_REG_OFFSET_CPU_CLK_DIV); \472PM_CLK_CTRL_REG |= (((DIV)&0x3) << PM_CLK_CTRL_REG_OFFSET_CPU_CLK_DIV); \473}474475#define PM_PLL_CPU_SEL(CPU) { \476PM_CLK_CTRL_REG &= ~((0xF) << PM_CLK_CTRL_REG_OFFSET_PLL_CPU_SEL); \477PM_CLK_CTRL_REG |= (((CPU)&0xF) << PM_CLK_CTRL_REG_OFFSET_PLL_CPU_SEL); \478}479480/* PM_PLL_LCD_I2S_CTRL_REG */481#define PM_PLL_LCD_I2S_CTRL_REG_OFFSET_MCLK_SMC_DIV (22)482#define PM_PLL_LCD_I2S_CTRL_REG_OFFSET_R_SEL (17)483#define PM_PLL_LCD_I2S_CTRL_REG_OFFSET_PLL_LCD_P (11)484#define PM_PLL_LCD_I2S_CTRL_REG_OFFSET_PLL_LCD_M (3)485#define PM_PLL_LCD_I2S_CTRL_REG_OFFSET_PLL_LCD_S (0)486487/* PM_PLL_HM_PD_CTRL_REG */488#define PM_PLL_HM_PD_CTRL_REG_OFFSET_SATA_PHY1 (11)489#define PM_PLL_HM_PD_CTRL_REG_OFFSET_SATA_PHY0 (10)490#define PM_PLL_HM_PD_CTRL_REG_OFFSET_PLL_I2SCD (6)491#define PM_PLL_HM_PD_CTRL_REG_OFFSET_PLL_I2S (5)492#define PM_PLL_HM_PD_CTRL_REG_OFFSET_PLL_LCD (4)493#define PM_PLL_HM_PD_CTRL_REG_OFFSET_PLL_USB (3)494#define PM_PLL_HM_PD_CTRL_REG_OFFSET_PLL_RGMII (2)495#define PM_PLL_HM_PD_CTRL_REG_MASK (0x00000C7C)496497/* PM_WDT_CTRL_REG */498#define PM_WDT_CTRL_REG_OFFSET_RESET_CPU_ONLY (0)499500/* PM_CSR_REG - Clock Scaling Register*/501#define PM_CSR_REG_OFFSET_CSR_EN (30)502#define PM_CSR_REG_OFFSET_CSR_NUM (0)503504#define CNS3XXX_PWR_CLK_EN(BLOCK) (0x1<<PM_CLK_GATE_REG_OFFSET_##BLOCK)505506/* Software reset*/507#define CNS3XXX_PWR_SOFTWARE_RST(BLOCK) (0x1<<PM_SOFT_RST_REG_OFFST_##BLOCK)508509/*510* CNS3XXX support several power saving mode as following,511* DFS, IDLE, HALT, DOZE, SLEEP, Hibernate512*/513#define CNS3XXX_PWR_CPU_MODE_DFS (0)514#define CNS3XXX_PWR_CPU_MODE_IDLE (1)515#define CNS3XXX_PWR_CPU_MODE_HALT (2)516#define CNS3XXX_PWR_CPU_MODE_DOZE (3)517#define CNS3XXX_PWR_CPU_MODE_SLEEP (4)518#define CNS3XXX_PWR_CPU_MODE_HIBERNATE (5)519520#define CNS3XXX_PWR_PLL(BLOCK) (0x1<<PM_PLL_HM_PD_CTRL_REG_OFFSET_##BLOCK)521#define CNS3XXX_PWR_PLL_ALL PM_PLL_HM_PD_CTRL_REG_MASK522523/* Change CPU frequency and divider */524#define CNS3XXX_PWR_PLL_CPU_300MHZ (0)525#define CNS3XXX_PWR_PLL_CPU_333MHZ (1)526#define CNS3XXX_PWR_PLL_CPU_366MHZ (2)527#define CNS3XXX_PWR_PLL_CPU_400MHZ (3)528#define CNS3XXX_PWR_PLL_CPU_433MHZ (4)529#define CNS3XXX_PWR_PLL_CPU_466MHZ (5)530#define CNS3XXX_PWR_PLL_CPU_500MHZ (6)531#define CNS3XXX_PWR_PLL_CPU_533MHZ (7)532#define CNS3XXX_PWR_PLL_CPU_566MHZ (8)533#define CNS3XXX_PWR_PLL_CPU_600MHZ (9)534#define CNS3XXX_PWR_PLL_CPU_633MHZ (10)535#define CNS3XXX_PWR_PLL_CPU_666MHZ (11)536#define CNS3XXX_PWR_PLL_CPU_700MHZ (12)537538#define CNS3XXX_PWR_CPU_CLK_DIV_BY1 (0)539#define CNS3XXX_PWR_CPU_CLK_DIV_BY2 (1)540#define CNS3XXX_PWR_CPU_CLK_DIV_BY4 (2)541542/* Change DDR2 frequency */543#define CNS3XXX_PWR_PLL_DDR2_200MHZ (0)544#define CNS3XXX_PWR_PLL_DDR2_266MHZ (1)545#define CNS3XXX_PWR_PLL_DDR2_333MHZ (2)546#define CNS3XXX_PWR_PLL_DDR2_400MHZ (3)547548void cns3xxx_pwr_soft_rst(unsigned int block);549void cns3xxx_pwr_clk_en(unsigned int block);550int cns3xxx_cpu_clock(void);551552/*553* ARM11 MPCore interrupt sources (primary GIC)554*/555#define IRQ_CNS3XXX_PMU (IRQ_TC11MP_GIC_START + 0)556#define IRQ_CNS3XXX_SDIO (IRQ_TC11MP_GIC_START + 1)557#define IRQ_CNS3XXX_L2CC (IRQ_TC11MP_GIC_START + 2)558#define IRQ_CNS3XXX_RTC (IRQ_TC11MP_GIC_START + 3)559#define IRQ_CNS3XXX_I2S (IRQ_TC11MP_GIC_START + 4)560#define IRQ_CNS3XXX_PCM (IRQ_TC11MP_GIC_START + 5)561#define IRQ_CNS3XXX_SPI (IRQ_TC11MP_GIC_START + 6)562#define IRQ_CNS3XXX_I2C (IRQ_TC11MP_GIC_START + 7)563#define IRQ_CNS3XXX_CIM (IRQ_TC11MP_GIC_START + 8)564#define IRQ_CNS3XXX_GPU (IRQ_TC11MP_GIC_START + 9)565#define IRQ_CNS3XXX_LCD (IRQ_TC11MP_GIC_START + 10)566#define IRQ_CNS3XXX_GPIOA (IRQ_TC11MP_GIC_START + 11)567#define IRQ_CNS3XXX_GPIOB (IRQ_TC11MP_GIC_START + 12)568#define IRQ_CNS3XXX_UART0 (IRQ_TC11MP_GIC_START + 13)569#define IRQ_CNS3XXX_UART1 (IRQ_TC11MP_GIC_START + 14)570#define IRQ_CNS3XXX_UART2 (IRQ_TC11MP_GIC_START + 15)571#define IRQ_CNS3XXX_ARM11 (IRQ_TC11MP_GIC_START + 16)572573#define IRQ_CNS3XXX_SW_STATUS (IRQ_TC11MP_GIC_START + 17)574#define IRQ_CNS3XXX_SW_R0TXC (IRQ_TC11MP_GIC_START + 18)575#define IRQ_CNS3XXX_SW_R0RXC (IRQ_TC11MP_GIC_START + 19)576#define IRQ_CNS3XXX_SW_R0QE (IRQ_TC11MP_GIC_START + 20)577#define IRQ_CNS3XXX_SW_R0QF (IRQ_TC11MP_GIC_START + 21)578#define IRQ_CNS3XXX_SW_R1TXC (IRQ_TC11MP_GIC_START + 22)579#define IRQ_CNS3XXX_SW_R1RXC (IRQ_TC11MP_GIC_START + 23)580#define IRQ_CNS3XXX_SW_R1QE (IRQ_TC11MP_GIC_START + 24)581#define IRQ_CNS3XXX_SW_R1QF (IRQ_TC11MP_GIC_START + 25)582#define IRQ_CNS3XXX_SW_PPE (IRQ_TC11MP_GIC_START + 26)583584#define IRQ_CNS3XXX_CRYPTO (IRQ_TC11MP_GIC_START + 27)585#define IRQ_CNS3XXX_HCIE (IRQ_TC11MP_GIC_START + 28)586#define IRQ_CNS3XXX_PCIE0_DEVICE (IRQ_TC11MP_GIC_START + 29)587#define IRQ_CNS3XXX_PCIE1_DEVICE (IRQ_TC11MP_GIC_START + 30)588#define IRQ_CNS3XXX_USB_OTG (IRQ_TC11MP_GIC_START + 31)589#define IRQ_CNS3XXX_USB_EHCI (IRQ_TC11MP_GIC_START + 32)590#define IRQ_CNS3XXX_SATA (IRQ_TC11MP_GIC_START + 33)591#define IRQ_CNS3XXX_RAID (IRQ_TC11MP_GIC_START + 34)592#define IRQ_CNS3XXX_SMC (IRQ_TC11MP_GIC_START + 35)593594#define IRQ_CNS3XXX_DMAC_ABORT (IRQ_TC11MP_GIC_START + 36)595#define IRQ_CNS3XXX_DMAC0 (IRQ_TC11MP_GIC_START + 37)596#define IRQ_CNS3XXX_DMAC1 (IRQ_TC11MP_GIC_START + 38)597#define IRQ_CNS3XXX_DMAC2 (IRQ_TC11MP_GIC_START + 39)598#define IRQ_CNS3XXX_DMAC3 (IRQ_TC11MP_GIC_START + 40)599#define IRQ_CNS3XXX_DMAC4 (IRQ_TC11MP_GIC_START + 41)600#define IRQ_CNS3XXX_DMAC5 (IRQ_TC11MP_GIC_START + 42)601#define IRQ_CNS3XXX_DMAC6 (IRQ_TC11MP_GIC_START + 43)602#define IRQ_CNS3XXX_DMAC7 (IRQ_TC11MP_GIC_START + 44)603#define IRQ_CNS3XXX_DMAC8 (IRQ_TC11MP_GIC_START + 45)604#define IRQ_CNS3XXX_DMAC9 (IRQ_TC11MP_GIC_START + 46)605#define IRQ_CNS3XXX_DMAC10 (IRQ_TC11MP_GIC_START + 47)606#define IRQ_CNS3XXX_DMAC11 (IRQ_TC11MP_GIC_START + 48)607#define IRQ_CNS3XXX_DMAC12 (IRQ_TC11MP_GIC_START + 49)608#define IRQ_CNS3XXX_DMAC13 (IRQ_TC11MP_GIC_START + 50)609#define IRQ_CNS3XXX_DMAC14 (IRQ_TC11MP_GIC_START + 51)610#define IRQ_CNS3XXX_DMAC15 (IRQ_TC11MP_GIC_START + 52)611#define IRQ_CNS3XXX_DMAC16 (IRQ_TC11MP_GIC_START + 53)612#define IRQ_CNS3XXX_DMAC17 (IRQ_TC11MP_GIC_START + 54)613614#define IRQ_CNS3XXX_PCIE0_RC (IRQ_TC11MP_GIC_START + 55)615#define IRQ_CNS3XXX_PCIE1_RC (IRQ_TC11MP_GIC_START + 56)616#define IRQ_CNS3XXX_TIMER0 (IRQ_TC11MP_GIC_START + 57)617#define IRQ_CNS3XXX_TIMER1 (IRQ_TC11MP_GIC_START + 58)618#define IRQ_CNS3XXX_USB_OHCI (IRQ_TC11MP_GIC_START + 59)619#define IRQ_CNS3XXX_TIMER2 (IRQ_TC11MP_GIC_START + 60)620#define IRQ_CNS3XXX_EXTERNAL_PIN0 (IRQ_TC11MP_GIC_START + 61)621#define IRQ_CNS3XXX_EXTERNAL_PIN1 (IRQ_TC11MP_GIC_START + 62)622#define IRQ_CNS3XXX_EXTERNAL_PIN2 (IRQ_TC11MP_GIC_START + 63)623624#define NR_IRQS_CNS3XXX (IRQ_TC11MP_GIC_START + 64)625626#if !defined(NR_IRQS) || (NR_IRQS < NR_IRQS_CNS3XXX)627#undef NR_IRQS628#define NR_IRQS NR_IRQS_CNS3XXX629#endif630631#endif /* __MACH_BOARD_CNS3XXX_H */632633634