Path: blob/master/arch/arm/mach-davinci/include/mach/irqs.h
17633 views
/*1* DaVinci interrupt controller definitions2*3* Copyright (C) 2006 Texas Instruments.4*5* This program is free software; you can redistribute it and/or modify it6* under the terms of the GNU General Public License as published by the7* Free Software Foundation; either version 2 of the License, or (at your8* option) any later version.9*10* THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED11* WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF12* MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN13* NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,14* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT15* NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF16* USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON17* ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT18* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF19* THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.20*21* You should have received a copy of the GNU General Public License along22* with this program; if not, write to the Free Software Foundation, Inc.,23* 675 Mass Ave, Cambridge, MA 02139, USA.24*25*/26#ifndef __ASM_ARCH_IRQS_H27#define __ASM_ARCH_IRQS_H2829/* Base address */30#define DAVINCI_ARM_INTC_BASE 0x01C480003132#define DAVINCI_INTC_TYPE_AINTC 033#define DAVINCI_INTC_TYPE_CP_INTC 13435/* Interrupt lines */36#define IRQ_VDINT0 037#define IRQ_VDINT1 138#define IRQ_VDINT2 239#define IRQ_HISTINT 340#define IRQ_H3AINT 441#define IRQ_PRVUINT 542#define IRQ_RSZINT 643#define IRQ_VFOCINT 744#define IRQ_VENCINT 845#define IRQ_ASQINT 946#define IRQ_IMXINT 1047#define IRQ_VLCDINT 1148#define IRQ_USBINT 1249#define IRQ_EMACINT 135051#define IRQ_CCINT0 1652#define IRQ_CCERRINT 1753#define IRQ_TCERRINT0 1854#define IRQ_TCERRINT 1955#define IRQ_PSCIN 205657#define IRQ_IDE 2258#define IRQ_HPIINT 2359#define IRQ_MBXINT 2460#define IRQ_MBRINT 2561#define IRQ_MMCINT 2662#define IRQ_SDIOINT 2763#define IRQ_MSINT 2864#define IRQ_DDRINT 2965#define IRQ_AEMIFINT 3066#define IRQ_VLQINT 3167#define IRQ_TINT0_TINT12 3268#define IRQ_TINT0_TINT34 3369#define IRQ_TINT1_TINT12 3470#define IRQ_TINT1_TINT34 3571#define IRQ_PWMINT0 3672#define IRQ_PWMINT1 3773#define IRQ_PWMINT2 3874#define IRQ_I2C 3975#define IRQ_UARTINT0 4076#define IRQ_UARTINT1 4177#define IRQ_UARTINT2 4278#define IRQ_SPINT0 4379#define IRQ_SPINT1 448081#define IRQ_DSP2ARM0 4682#define IRQ_DSP2ARM1 4783#define IRQ_GPIO0 4884#define IRQ_GPIO1 4985#define IRQ_GPIO2 5086#define IRQ_GPIO3 5187#define IRQ_GPIO4 5288#define IRQ_GPIO5 5389#define IRQ_GPIO6 5490#define IRQ_GPIO7 5591#define IRQ_GPIOBNK0 5692#define IRQ_GPIOBNK1 5793#define IRQ_GPIOBNK2 5894#define IRQ_GPIOBNK3 5995#define IRQ_GPIOBNK4 6096#define IRQ_COMMTX 6197#define IRQ_COMMRX 6298#define IRQ_EMUINT 6399100#define DAVINCI_N_AINTC_IRQ 64101102#define ARCH_TIMER_IRQ IRQ_TINT1_TINT34103104/* DaVinci DM6467-specific Interrupts */105#define IRQ_DM646X_VP_VERTINT0 0106#define IRQ_DM646X_VP_VERTINT1 1107#define IRQ_DM646X_VP_VERTINT2 2108#define IRQ_DM646X_VP_VERTINT3 3109#define IRQ_DM646X_VP_ERRINT 4110#define IRQ_DM646X_RESERVED_1 5111#define IRQ_DM646X_RESERVED_2 6112#define IRQ_DM646X_WDINT 7113#define IRQ_DM646X_CRGENINT0 8114#define IRQ_DM646X_CRGENINT1 9115#define IRQ_DM646X_TSIFINT0 10116#define IRQ_DM646X_TSIFINT1 11117#define IRQ_DM646X_VDCEINT 12118#define IRQ_DM646X_USBINT 13119#define IRQ_DM646X_USBDMAINT 14120#define IRQ_DM646X_PCIINT 15121#define IRQ_DM646X_TCERRINT2 20122#define IRQ_DM646X_TCERRINT3 21123#define IRQ_DM646X_IDE 22124#define IRQ_DM646X_HPIINT 23125#define IRQ_DM646X_EMACRXTHINT 24126#define IRQ_DM646X_EMACRXINT 25127#define IRQ_DM646X_EMACTXINT 26128#define IRQ_DM646X_EMACMISCINT 27129#define IRQ_DM646X_MCASP0TXINT 28130#define IRQ_DM646X_MCASP0RXINT 29131#define IRQ_DM646X_RESERVED_3 31132#define IRQ_DM646X_MCASP1TXINT 32133#define IRQ_DM646X_VLQINT 38134#define IRQ_DM646X_UARTINT2 42135#define IRQ_DM646X_SPINT0 43136#define IRQ_DM646X_SPINT1 44137#define IRQ_DM646X_DSP2ARMINT 45138#define IRQ_DM646X_RESERVED_4 46139#define IRQ_DM646X_PSCINT 47140#define IRQ_DM646X_GPIO0 48141#define IRQ_DM646X_GPIO1 49142#define IRQ_DM646X_GPIO2 50143#define IRQ_DM646X_GPIO3 51144#define IRQ_DM646X_GPIO4 52145#define IRQ_DM646X_GPIO5 53146#define IRQ_DM646X_GPIO6 54147#define IRQ_DM646X_GPIO7 55148#define IRQ_DM646X_GPIOBNK0 56149#define IRQ_DM646X_GPIOBNK1 57150#define IRQ_DM646X_GPIOBNK2 58151#define IRQ_DM646X_DDRINT 59152#define IRQ_DM646X_AEMIFINT 60153154/* DaVinci DM355-specific Interrupts */155#define IRQ_DM355_CCDC_VDINT0 0156#define IRQ_DM355_CCDC_VDINT1 1157#define IRQ_DM355_CCDC_VDINT2 2158#define IRQ_DM355_IPIPE_HST 3159#define IRQ_DM355_H3AINT 4160#define IRQ_DM355_IPIPE_SDR 5161#define IRQ_DM355_IPIPEIFINT 6162#define IRQ_DM355_OSDINT 7163#define IRQ_DM355_VENCINT 8164#define IRQ_DM355_IMCOPINT 11165#define IRQ_DM355_RTOINT 13166#define IRQ_DM355_TINT4 13167#define IRQ_DM355_TINT2_TINT12 13168#define IRQ_DM355_UARTINT2 14169#define IRQ_DM355_TINT5 14170#define IRQ_DM355_TINT2_TINT34 14171#define IRQ_DM355_TINT6 15172#define IRQ_DM355_TINT3_TINT12 15173#define IRQ_DM355_SPINT1_0 17174#define IRQ_DM355_SPINT1_1 18175#define IRQ_DM355_SPINT2_0 19176#define IRQ_DM355_SPINT2_1 21177#define IRQ_DM355_TINT7 22178#define IRQ_DM355_TINT3_TINT34 22179#define IRQ_DM355_SDIOINT0 23180#define IRQ_DM355_MMCINT0 26181#define IRQ_DM355_MSINT 26182#define IRQ_DM355_MMCINT1 27183#define IRQ_DM355_PWMINT3 28184#define IRQ_DM355_SDIOINT1 31185#define IRQ_DM355_SPINT0_0 42186#define IRQ_DM355_SPINT0_1 43187#define IRQ_DM355_GPIO0 44188#define IRQ_DM355_GPIO1 45189#define IRQ_DM355_GPIO2 46190#define IRQ_DM355_GPIO3 47191#define IRQ_DM355_GPIO4 48192#define IRQ_DM355_GPIO5 49193#define IRQ_DM355_GPIO6 50194#define IRQ_DM355_GPIO7 51195#define IRQ_DM355_GPIO8 52196#define IRQ_DM355_GPIO9 53197#define IRQ_DM355_GPIOBNK0 54198#define IRQ_DM355_GPIOBNK1 55199#define IRQ_DM355_GPIOBNK2 56200#define IRQ_DM355_GPIOBNK3 57201#define IRQ_DM355_GPIOBNK4 58202#define IRQ_DM355_GPIOBNK5 59203#define IRQ_DM355_GPIOBNK6 60204205/* DaVinci DM365-specific Interrupts */206#define IRQ_DM365_INSFINT 7207#define IRQ_DM365_IMXINT1 8208#define IRQ_DM365_IMXINT0 10209#define IRQ_DM365_KLD_ARMINT 10210#define IRQ_DM365_IMCOPINT 11211#define IRQ_DM365_RTOINT 13212#define IRQ_DM365_TINT5 14213#define IRQ_DM365_TINT6 15214#define IRQ_DM365_SPINT2_1 21215#define IRQ_DM365_TINT7 22216#define IRQ_DM365_SDIOINT0 23217#define IRQ_DM365_MMCINT1 27218#define IRQ_DM365_PWMINT3 28219#define IRQ_DM365_RTCINT 29220#define IRQ_DM365_SDIOINT1 31221#define IRQ_DM365_SPIINT0_0 42222#define IRQ_DM365_SPIINT3_0 43223#define IRQ_DM365_GPIO0 44224#define IRQ_DM365_GPIO1 45225#define IRQ_DM365_GPIO2 46226#define IRQ_DM365_GPIO3 47227#define IRQ_DM365_GPIO4 48228#define IRQ_DM365_GPIO5 49229#define IRQ_DM365_GPIO6 50230#define IRQ_DM365_GPIO7 51231#define IRQ_DM365_EMAC_RXTHRESH 52232#define IRQ_DM365_EMAC_RXPULSE 53233#define IRQ_DM365_EMAC_TXPULSE 54234#define IRQ_DM365_EMAC_MISCPULSE 55235#define IRQ_DM365_GPIO12 56236#define IRQ_DM365_GPIO13 57237#define IRQ_DM365_GPIO14 58238#define IRQ_DM365_GPIO15 59239#define IRQ_DM365_ADCINT 59240#define IRQ_DM365_KEYINT 60241#define IRQ_DM365_TCERRINT2 61242#define IRQ_DM365_TCERRINT3 62243#define IRQ_DM365_EMUINT 63244245/* DA8XX interrupts */246#define IRQ_DA8XX_COMMTX 0247#define IRQ_DA8XX_COMMRX 1248#define IRQ_DA8XX_NINT 2249#define IRQ_DA8XX_EVTOUT0 3250#define IRQ_DA8XX_EVTOUT1 4251#define IRQ_DA8XX_EVTOUT2 5252#define IRQ_DA8XX_EVTOUT3 6253#define IRQ_DA8XX_EVTOUT4 7254#define IRQ_DA8XX_EVTOUT5 8255#define IRQ_DA8XX_EVTOUT6 9256#define IRQ_DA8XX_EVTOUT7 10257#define IRQ_DA8XX_CCINT0 11258#define IRQ_DA8XX_CCERRINT 12259#define IRQ_DA8XX_TCERRINT0 13260#define IRQ_DA8XX_AEMIFINT 14261#define IRQ_DA8XX_I2CINT0 15262#define IRQ_DA8XX_MMCSDINT0 16263#define IRQ_DA8XX_MMCSDINT1 17264#define IRQ_DA8XX_ALLINT0 18265#define IRQ_DA8XX_RTC 19266#define IRQ_DA8XX_SPINT0 20267#define IRQ_DA8XX_TINT12_0 21268#define IRQ_DA8XX_TINT34_0 22269#define IRQ_DA8XX_TINT12_1 23270#define IRQ_DA8XX_TINT34_1 24271#define IRQ_DA8XX_UARTINT0 25272#define IRQ_DA8XX_KEYMGRINT 26273#define IRQ_DA8XX_SECINT 26274#define IRQ_DA8XX_SECKEYERR 26275#define IRQ_DA8XX_CHIPINT0 28276#define IRQ_DA8XX_CHIPINT1 29277#define IRQ_DA8XX_CHIPINT2 30278#define IRQ_DA8XX_CHIPINT3 31279#define IRQ_DA8XX_TCERRINT1 32280#define IRQ_DA8XX_C0_RX_THRESH_PULSE 33281#define IRQ_DA8XX_C0_RX_PULSE 34282#define IRQ_DA8XX_C0_TX_PULSE 35283#define IRQ_DA8XX_C0_MISC_PULSE 36284#define IRQ_DA8XX_C1_RX_THRESH_PULSE 37285#define IRQ_DA8XX_C1_RX_PULSE 38286#define IRQ_DA8XX_C1_TX_PULSE 39287#define IRQ_DA8XX_C1_MISC_PULSE 40288#define IRQ_DA8XX_MEMERR 41289#define IRQ_DA8XX_GPIO0 42290#define IRQ_DA8XX_GPIO1 43291#define IRQ_DA8XX_GPIO2 44292#define IRQ_DA8XX_GPIO3 45293#define IRQ_DA8XX_GPIO4 46294#define IRQ_DA8XX_GPIO5 47295#define IRQ_DA8XX_GPIO6 48296#define IRQ_DA8XX_GPIO7 49297#define IRQ_DA8XX_GPIO8 50298#define IRQ_DA8XX_I2CINT1 51299#define IRQ_DA8XX_LCDINT 52300#define IRQ_DA8XX_UARTINT1 53301#define IRQ_DA8XX_MCASPINT 54302#define IRQ_DA8XX_ALLINT1 55303#define IRQ_DA8XX_SPINT1 56304#define IRQ_DA8XX_UHPI_INT1 57305#define IRQ_DA8XX_USB_INT 58306#define IRQ_DA8XX_IRQN 59307#define IRQ_DA8XX_RWAKEUP 60308#define IRQ_DA8XX_UARTINT2 61309#define IRQ_DA8XX_DFTSSINT 62310#define IRQ_DA8XX_EHRPWM0 63311#define IRQ_DA8XX_EHRPWM0TZ 64312#define IRQ_DA8XX_EHRPWM1 65313#define IRQ_DA8XX_EHRPWM1TZ 66314#define IRQ_DA8XX_ECAP0 69315#define IRQ_DA8XX_ECAP1 70316#define IRQ_DA8XX_ECAP2 71317#define IRQ_DA8XX_ARMCLKSTOPREQ 90318319/* DA830 specific interrupts */320#define IRQ_DA830_MPUERR 27321#define IRQ_DA830_IOPUERR 27322#define IRQ_DA830_BOOTCFGERR 27323#define IRQ_DA830_EHRPWM2 67324#define IRQ_DA830_EHRPWM2TZ 68325#define IRQ_DA830_EQEP0 72326#define IRQ_DA830_EQEP1 73327#define IRQ_DA830_T12CMPINT0_0 74328#define IRQ_DA830_T12CMPINT1_0 75329#define IRQ_DA830_T12CMPINT2_0 76330#define IRQ_DA830_T12CMPINT3_0 77331#define IRQ_DA830_T12CMPINT4_0 78332#define IRQ_DA830_T12CMPINT5_0 79333#define IRQ_DA830_T12CMPINT6_0 80334#define IRQ_DA830_T12CMPINT7_0 81335#define IRQ_DA830_T12CMPINT0_1 82336#define IRQ_DA830_T12CMPINT1_1 83337#define IRQ_DA830_T12CMPINT2_1 84338#define IRQ_DA830_T12CMPINT3_1 85339#define IRQ_DA830_T12CMPINT4_1 86340#define IRQ_DA830_T12CMPINT5_1 87341#define IRQ_DA830_T12CMPINT6_1 88342#define IRQ_DA830_T12CMPINT7_1 89343344#define DA830_N_CP_INTC_IRQ 96345346/* DA850 speicific interrupts */347#define IRQ_DA850_MPUADDRERR0 27348#define IRQ_DA850_MPUPROTERR0 27349#define IRQ_DA850_IOPUADDRERR0 27350#define IRQ_DA850_IOPUPROTERR0 27351#define IRQ_DA850_IOPUADDRERR1 27352#define IRQ_DA850_IOPUPROTERR1 27353#define IRQ_DA850_IOPUADDRERR2 27354#define IRQ_DA850_IOPUPROTERR2 27355#define IRQ_DA850_BOOTCFG_ADDR_ERR 27356#define IRQ_DA850_BOOTCFG_PROT_ERR 27357#define IRQ_DA850_MPUADDRERR1 27358#define IRQ_DA850_MPUPROTERR1 27359#define IRQ_DA850_IOPUADDRERR3 27360#define IRQ_DA850_IOPUPROTERR3 27361#define IRQ_DA850_IOPUADDRERR4 27362#define IRQ_DA850_IOPUPROTERR4 27363#define IRQ_DA850_IOPUADDRERR5 27364#define IRQ_DA850_IOPUPROTERR5 27365#define IRQ_DA850_MIOPU_BOOTCFG_ERR 27366#define IRQ_DA850_SATAINT 67367#define IRQ_DA850_TINT12_2 68368#define IRQ_DA850_TINT34_2 68369#define IRQ_DA850_TINTALL_2 68370#define IRQ_DA850_MMCSDINT0_1 72371#define IRQ_DA850_MMCSDINT1_1 73372#define IRQ_DA850_T12CMPINT0_2 74373#define IRQ_DA850_T12CMPINT1_2 75374#define IRQ_DA850_T12CMPINT2_2 76375#define IRQ_DA850_T12CMPINT3_2 77376#define IRQ_DA850_T12CMPINT4_2 78377#define IRQ_DA850_T12CMPINT5_2 79378#define IRQ_DA850_T12CMPINT6_2 80379#define IRQ_DA850_T12CMPINT7_2 81380#define IRQ_DA850_T12CMPINT0_3 82381#define IRQ_DA850_T12CMPINT1_3 83382#define IRQ_DA850_T12CMPINT2_3 84383#define IRQ_DA850_T12CMPINT3_3 85384#define IRQ_DA850_T12CMPINT4_3 86385#define IRQ_DA850_T12CMPINT5_3 87386#define IRQ_DA850_T12CMPINT6_3 88387#define IRQ_DA850_T12CMPINT7_3 89388#define IRQ_DA850_RPIINT 91389#define IRQ_DA850_VPIFINT 92390#define IRQ_DA850_CCINT1 93391#define IRQ_DA850_CCERRINT1 94392#define IRQ_DA850_TCERRINT2 95393#define IRQ_DA850_TINT12_3 96394#define IRQ_DA850_TINT34_3 96395#define IRQ_DA850_TINTALL_3 96396#define IRQ_DA850_MCBSP0RINT 97397#define IRQ_DA850_MCBSP0XINT 98398#define IRQ_DA850_MCBSP1RINT 99399#define IRQ_DA850_MCBSP1XINT 100400401#define DA850_N_CP_INTC_IRQ 101402403404/* TNETV107X specific interrupts */405#define IRQ_TNETV107X_TDM1_TXDMA 0406#define IRQ_TNETV107X_EXT_INT_0 1407#define IRQ_TNETV107X_EXT_INT_1 2408#define IRQ_TNETV107X_GPIO_INT12 3409#define IRQ_TNETV107X_GPIO_INT13 4410#define IRQ_TNETV107X_TIMER_0_TINT12 5411#define IRQ_TNETV107X_TIMER_1_TINT12 6412#define IRQ_TNETV107X_UART0 7413#define IRQ_TNETV107X_TDM1_RXDMA 8414#define IRQ_TNETV107X_MCDMA_INT0 9415#define IRQ_TNETV107X_MCDMA_INT1 10416#define IRQ_TNETV107X_TPCC 11417#define IRQ_TNETV107X_TPCC_INT0 12418#define IRQ_TNETV107X_TPCC_INT1 13419#define IRQ_TNETV107X_TPCC_INT2 14420#define IRQ_TNETV107X_TPCC_INT3 15421#define IRQ_TNETV107X_TPTC0 16422#define IRQ_TNETV107X_TPTC1 17423#define IRQ_TNETV107X_TIMER_0_TINT34 18424#define IRQ_TNETV107X_ETHSS 19425#define IRQ_TNETV107X_TIMER_1_TINT34 20426#define IRQ_TNETV107X_DSP2ARM_INT0 21427#define IRQ_TNETV107X_DSP2ARM_INT1 22428#define IRQ_TNETV107X_ARM_NPMUIRQ 23429#define IRQ_TNETV107X_USB1 24430#define IRQ_TNETV107X_VLYNQ 25431#define IRQ_TNETV107X_UART0_DMATX 26432#define IRQ_TNETV107X_UART0_DMARX 27433#define IRQ_TNETV107X_TDM1_TXMCSP 28434#define IRQ_TNETV107X_SSP 29435#define IRQ_TNETV107X_MCDMA_INT2 30436#define IRQ_TNETV107X_MCDMA_INT3 31437#define IRQ_TNETV107X_TDM_CODECIF_EOT 32438#define IRQ_TNETV107X_IMCOP_SQR_ARM 33439#define IRQ_TNETV107X_USB0 34440#define IRQ_TNETV107X_USB_CDMA 35441#define IRQ_TNETV107X_LCD 36442#define IRQ_TNETV107X_KEYPAD 37443#define IRQ_TNETV107X_KEYPAD_FREE 38444#define IRQ_TNETV107X_RNG 39445#define IRQ_TNETV107X_PKA 40446#define IRQ_TNETV107X_TDM0_TXDMA 41447#define IRQ_TNETV107X_TDM0_RXDMA 42448#define IRQ_TNETV107X_TDM0_TXMCSP 43449#define IRQ_TNETV107X_TDM0_RXMCSP 44450#define IRQ_TNETV107X_TDM1_RXMCSP 45451#define IRQ_TNETV107X_SDIO1 46452#define IRQ_TNETV107X_SDIO0 47453#define IRQ_TNETV107X_TSC 48454#define IRQ_TNETV107X_TS 49455#define IRQ_TNETV107X_UART1 50456#define IRQ_TNETV107X_MBX_LITE 51457#define IRQ_TNETV107X_GPIO_INT00 52458#define IRQ_TNETV107X_GPIO_INT01 53459#define IRQ_TNETV107X_GPIO_INT02 54460#define IRQ_TNETV107X_GPIO_INT03 55461#define IRQ_TNETV107X_UART2 56462#define IRQ_TNETV107X_UART2_DMATX 57463#define IRQ_TNETV107X_UART2_DMARX 58464#define IRQ_TNETV107X_IMCOP_IMX 59465#define IRQ_TNETV107X_IMCOP_VLCD 60466#define IRQ_TNETV107X_AES 61467#define IRQ_TNETV107X_DES 62468#define IRQ_TNETV107X_SHAMD5 63469#define IRQ_TNETV107X_TPCC_ERR 68470#define IRQ_TNETV107X_TPCC_PROT 69471#define IRQ_TNETV107X_TPTC0_ERR 70472#define IRQ_TNETV107X_TPTC1_ERR 71473#define IRQ_TNETV107X_UART0_ERR 72474#define IRQ_TNETV107X_UART1_ERR 73475#define IRQ_TNETV107X_AEMIF_ERR 74476#define IRQ_TNETV107X_DDR_ERR 75477#define IRQ_TNETV107X_WDTARM_INT0 76478#define IRQ_TNETV107X_MCDMA_ERR 77479#define IRQ_TNETV107X_GPIO_ERR 78480#define IRQ_TNETV107X_MPU_ADDR 79481#define IRQ_TNETV107X_MPU_PROT 80482#define IRQ_TNETV107X_IOPU_ADDR 81483#define IRQ_TNETV107X_IOPU_PROT 82484#define IRQ_TNETV107X_KEYPAD_ADDR_ERR 83485#define IRQ_TNETV107X_WDT0_ADDR_ERR 84486#define IRQ_TNETV107X_WDT1_ADDR_ERR 85487#define IRQ_TNETV107X_CLKCTL_ADDR_ERR 86488#define IRQ_TNETV107X_PLL_UNLOCK 87489#define IRQ_TNETV107X_WDTDSP_INT0 88490#define IRQ_TNETV107X_SEC_CTRL_VIOLATION 89491#define IRQ_TNETV107X_KEY_MNG_VIOLATION 90492#define IRQ_TNETV107X_PBIST_CPU 91493#define IRQ_TNETV107X_WDTARM 92494#define IRQ_TNETV107X_PSC 93495#define IRQ_TNETV107X_MMC0 94496#define IRQ_TNETV107X_MMC1 95497498#define TNETV107X_N_CP_INTC_IRQ 96499500/* da850 currently has the most gpio pins (144) */501#define DAVINCI_N_GPIO 144502/* da850 currently has the most irqs so use DA850_N_CP_INTC_IRQ */503#define NR_IRQS (DA850_N_CP_INTC_IRQ + DAVINCI_N_GPIO)504505#endif /* __ASM_ARCH_IRQS_H */506507508