Path: blob/master/arch/arm/mach-exynos4/include/mach/irqs.h
10820 views
/* linux/arch/arm/mach-exynos4/include/mach/irqs.h1*2* Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.3* http://www.samsung.com4*5* EXYNOS4 - IRQ definitions6*7* This program is free software; you can redistribute it and/or modify8* it under the terms of the GNU General Public License version 2 as9* published by the Free Software Foundation.10*/1112#ifndef __ASM_ARCH_IRQS_H13#define __ASM_ARCH_IRQS_H __FILE__1415#include <plat/irqs.h>1617/* PPI: Private Peripheral Interrupt */1819#define IRQ_PPI(x) S5P_IRQ(x+16)2021#define IRQ_LOCALTIMER IRQ_PPI(13)2223/* SPI: Shared Peripheral Interrupt */2425#define IRQ_SPI(x) S5P_IRQ(x+32)2627#define IRQ_MCT1 IRQ_SPI(35)2829#define IRQ_EINT0 IRQ_SPI(40)30#define IRQ_EINT1 IRQ_SPI(41)31#define IRQ_EINT2 IRQ_SPI(42)32#define IRQ_EINT3 IRQ_SPI(43)33#define IRQ_USB_HSOTG IRQ_SPI(44)34#define IRQ_USB_HOST IRQ_SPI(45)35#define IRQ_MODEM_IF IRQ_SPI(46)36#define IRQ_ROTATOR IRQ_SPI(47)37#define IRQ_JPEG IRQ_SPI(48)38#define IRQ_2D IRQ_SPI(49)39#define IRQ_PCIE IRQ_SPI(50)40#define IRQ_MCT0 IRQ_SPI(51)41#define IRQ_MFC IRQ_SPI(52)42#define IRQ_AUDIO_SS IRQ_SPI(54)43#define IRQ_AC97 IRQ_SPI(55)44#define IRQ_SPDIF IRQ_SPI(56)45#define IRQ_KEYPAD IRQ_SPI(57)46#define IRQ_INTFEEDCTRL_SSS IRQ_SPI(58)47#define IRQ_SLIMBUS IRQ_SPI(59)48#define IRQ_PMU IRQ_SPI(60)49#define IRQ_TSI IRQ_SPI(61)50#define IRQ_SATA IRQ_SPI(62)51#define IRQ_GPS IRQ_SPI(63)5253#define MAX_IRQ_IN_COMBINER 854#define COMBINER_GROUP(x) ((x) * MAX_IRQ_IN_COMBINER + IRQ_SPI(64))55#define COMBINER_IRQ(x, y) (COMBINER_GROUP(x) + y)5657#define IRQ_SYSMMU_MDMA0_0 COMBINER_IRQ(4, 0)58#define IRQ_SYSMMU_SSS_0 COMBINER_IRQ(4, 1)59#define IRQ_SYSMMU_FIMC0_0 COMBINER_IRQ(4, 2)60#define IRQ_SYSMMU_FIMC1_0 COMBINER_IRQ(4, 3)61#define IRQ_SYSMMU_FIMC2_0 COMBINER_IRQ(4, 4)62#define IRQ_SYSMMU_FIMC3_0 COMBINER_IRQ(4, 5)63#define IRQ_SYSMMU_JPEG_0 COMBINER_IRQ(4, 6)64#define IRQ_SYSMMU_2D_0 COMBINER_IRQ(4, 7)6566#define IRQ_SYSMMU_ROTATOR_0 COMBINER_IRQ(5, 0)67#define IRQ_SYSMMU_MDMA1_0 COMBINER_IRQ(5, 1)68#define IRQ_SYSMMU_LCD0_M0_0 COMBINER_IRQ(5, 2)69#define IRQ_SYSMMU_LCD1_M1_0 COMBINER_IRQ(5, 3)70#define IRQ_SYSMMU_TV_M0_0 COMBINER_IRQ(5, 4)71#define IRQ_SYSMMU_MFC_M0_0 COMBINER_IRQ(5, 5)72#define IRQ_SYSMMU_MFC_M1_0 COMBINER_IRQ(5, 6)73#define IRQ_SYSMMU_PCIE_0 COMBINER_IRQ(5, 7)7475#define IRQ_PDMA0 COMBINER_IRQ(21, 0)76#define IRQ_PDMA1 COMBINER_IRQ(21, 1)7778#define IRQ_TIMER0_VIC COMBINER_IRQ(22, 0)79#define IRQ_TIMER1_VIC COMBINER_IRQ(22, 1)80#define IRQ_TIMER2_VIC COMBINER_IRQ(22, 2)81#define IRQ_TIMER3_VIC COMBINER_IRQ(22, 3)82#define IRQ_TIMER4_VIC COMBINER_IRQ(22, 4)8384#define IRQ_RTC_ALARM COMBINER_IRQ(23, 0)85#define IRQ_RTC_TIC COMBINER_IRQ(23, 1)8687#define IRQ_GPIO_XB COMBINER_IRQ(24, 0)88#define IRQ_GPIO_XA COMBINER_IRQ(24, 1)8990#define IRQ_UART0 COMBINER_IRQ(26, 0)91#define IRQ_UART1 COMBINER_IRQ(26, 1)92#define IRQ_UART2 COMBINER_IRQ(26, 2)93#define IRQ_UART3 COMBINER_IRQ(26, 3)94#define IRQ_UART4 COMBINER_IRQ(26, 4)9596#define IRQ_IIC COMBINER_IRQ(27, 0)97#define IRQ_IIC1 COMBINER_IRQ(27, 1)98#define IRQ_IIC2 COMBINER_IRQ(27, 2)99#define IRQ_IIC3 COMBINER_IRQ(27, 3)100#define IRQ_IIC4 COMBINER_IRQ(27, 4)101#define IRQ_IIC5 COMBINER_IRQ(27, 5)102#define IRQ_IIC6 COMBINER_IRQ(27, 6)103#define IRQ_IIC7 COMBINER_IRQ(27, 7)104105#define IRQ_HSMMC0 COMBINER_IRQ(29, 0)106#define IRQ_HSMMC1 COMBINER_IRQ(29, 1)107#define IRQ_HSMMC2 COMBINER_IRQ(29, 2)108#define IRQ_HSMMC3 COMBINER_IRQ(29, 3)109110#define IRQ_MIPI_CSIS0 COMBINER_IRQ(30, 0)111#define IRQ_MIPI_CSIS1 COMBINER_IRQ(30, 1)112113#define IRQ_FIMC0 COMBINER_IRQ(32, 0)114#define IRQ_FIMC1 COMBINER_IRQ(32, 1)115#define IRQ_FIMC2 COMBINER_IRQ(33, 0)116#define IRQ_FIMC3 COMBINER_IRQ(33, 1)117118#define IRQ_ONENAND_AUDI COMBINER_IRQ(34, 0)119120#define IRQ_MCT_L1 COMBINER_IRQ(35, 3)121122#define IRQ_EINT4 COMBINER_IRQ(37, 0)123#define IRQ_EINT5 COMBINER_IRQ(37, 1)124#define IRQ_EINT6 COMBINER_IRQ(37, 2)125#define IRQ_EINT7 COMBINER_IRQ(37, 3)126#define IRQ_EINT8 COMBINER_IRQ(38, 0)127128#define IRQ_EINT9 COMBINER_IRQ(38, 1)129#define IRQ_EINT10 COMBINER_IRQ(38, 2)130#define IRQ_EINT11 COMBINER_IRQ(38, 3)131#define IRQ_EINT12 COMBINER_IRQ(38, 4)132#define IRQ_EINT13 COMBINER_IRQ(38, 5)133#define IRQ_EINT14 COMBINER_IRQ(38, 6)134#define IRQ_EINT15 COMBINER_IRQ(38, 7)135136#define IRQ_EINT16_31 COMBINER_IRQ(39, 0)137138#define IRQ_MCT_L0 COMBINER_IRQ(51, 0)139140#define IRQ_WDT COMBINER_IRQ(53, 0)141#define IRQ_MCT_G0 COMBINER_IRQ(53, 4)142143#define MAX_COMBINER_NR 54144145#define S5P_IRQ_EINT_BASE COMBINER_IRQ(MAX_COMBINER_NR, 0)146147#define S5P_EINT_BASE1 (S5P_IRQ_EINT_BASE + 0)148#define S5P_EINT_BASE2 (S5P_IRQ_EINT_BASE + 16)149150/* optional GPIO interrupts */151#define S5P_GPIOINT_BASE (S5P_IRQ_EINT_BASE + 32)152#define IRQ_GPIO1_NR_GROUPS 16153#define IRQ_GPIO2_NR_GROUPS 9154#define IRQ_GPIO_END (S5P_GPIOINT_BASE + S5P_GPIOINT_COUNT)155156/* Set the default NR_IRQS */157#define NR_IRQS (IRQ_GPIO_END)158159#endif /* __ASM_ARCH_IRQS_H */160161162