Path: blob/master/arch/arm/mach-footbridge/dc21285-timer.c
10817 views
/*1* linux/arch/arm/mach-footbridge/dc21285-timer.c2*3* Copyright (C) 1998 Russell King.4* Copyright (C) 1998 Phil Blundell5*/6#include <linux/clockchips.h>7#include <linux/clocksource.h>8#include <linux/init.h>9#include <linux/interrupt.h>10#include <linux/irq.h>1112#include <asm/irq.h>1314#include <asm/hardware/dec21285.h>15#include <asm/mach/time.h>1617#include "common.h"1819static cycle_t cksrc_dc21285_read(struct clocksource *cs)20{21return cs->mask - *CSR_TIMER2_VALUE;22}2324static int cksrc_dc21285_enable(struct clocksource *cs)25{26*CSR_TIMER2_LOAD = cs->mask;27*CSR_TIMER2_CLR = 0;28*CSR_TIMER2_CNTL = TIMER_CNTL_ENABLE | TIMER_CNTL_DIV16;29return 0;30}3132static void cksrc_dc21285_disable(struct clocksource *cs)33{34*CSR_TIMER2_CNTL = 0;35}3637static struct clocksource cksrc_dc21285 = {38.name = "dc21285_timer2",39.rating = 200,40.read = cksrc_dc21285_read,41.enable = cksrc_dc21285_enable,42.disable = cksrc_dc21285_disable,43.mask = CLOCKSOURCE_MASK(24),44.flags = CLOCK_SOURCE_IS_CONTINUOUS,45};4647static void ckevt_dc21285_set_mode(enum clock_event_mode mode,48struct clock_event_device *c)49{50switch (mode) {51case CLOCK_EVT_MODE_RESUME:52case CLOCK_EVT_MODE_PERIODIC:53*CSR_TIMER1_CLR = 0;54*CSR_TIMER1_LOAD = (mem_fclk_21285 + 8 * HZ) / (16 * HZ);55*CSR_TIMER1_CNTL = TIMER_CNTL_ENABLE | TIMER_CNTL_AUTORELOAD |56TIMER_CNTL_DIV16;57break;5859default:60*CSR_TIMER1_CNTL = 0;61break;62}63}6465static struct clock_event_device ckevt_dc21285 = {66.name = "dc21285_timer1",67.features = CLOCK_EVT_FEAT_PERIODIC,68.rating = 200,69.irq = IRQ_TIMER1,70.set_mode = ckevt_dc21285_set_mode,71};7273static irqreturn_t timer1_interrupt(int irq, void *dev_id)74{75struct clock_event_device *ce = dev_id;7677*CSR_TIMER1_CLR = 0;7879ce->event_handler(ce);8081return IRQ_HANDLED;82}8384static struct irqaction footbridge_timer_irq = {85.name = "dc21285_timer1",86.handler = timer1_interrupt,87.flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,88.dev_id = &ckevt_dc21285,89};9091/*92* Set up timer interrupt.93*/94static void __init footbridge_timer_init(void)95{96struct clock_event_device *ce = &ckevt_dc21285;9798clocksource_register_hz(&cksrc_dc21285, (mem_fclk_21285 + 8) / 16);99100setup_irq(ce->irq, &footbridge_timer_irq);101102clockevents_calc_mult_shift(ce, mem_fclk_21285, 5);103ce->max_delta_ns = clockevent_delta2ns(0xffffff, ce);104ce->min_delta_ns = clockevent_delta2ns(0x000004, ce);105ce->cpumask = cpumask_of(smp_processor_id());106107clockevents_register_device(ce);108}109110struct sys_timer footbridge_timer = {111.init = footbridge_timer_init,112};113114115