Path: blob/master/arch/arm/mach-iop13xx/include/mach/iop13xx.h
17999 views
#ifndef _IOP13XX_HW_H_1#define _IOP13XX_HW_H_23#ifndef __ASSEMBLY__4/* The ATU offsets can change based on the strapping */5extern u32 iop13xx_atux_pmmr_offset;6extern u32 iop13xx_atue_pmmr_offset;7void iop13xx_init_irq(void);8void iop13xx_map_io(void);9void iop13xx_platform_init(void);10void iop13xx_add_tpmi_devices(void);11void iop13xx_init_irq(void);1213/* CPUID CP6 R0 Page 0 */14static inline int iop13xx_cpu_id(void)15{16int id;17asm volatile("mrc p6, 0, %0, c0, c0, 0":"=r" (id));18return id;19}2021/* WDTCR CP6 R7 Page 9 */22static inline u32 read_wdtcr(void)23{24u32 val;25asm volatile("mrc p6, 0, %0, c7, c9, 0":"=r" (val));26return val;27}28static inline void write_wdtcr(u32 val)29{30asm volatile("mcr p6, 0, %0, c7, c9, 0"::"r" (val));31}3233/* WDTSR CP6 R8 Page 9 */34static inline u32 read_wdtsr(void)35{36u32 val;37asm volatile("mrc p6, 0, %0, c8, c9, 0":"=r" (val));38return val;39}40static inline void write_wdtsr(u32 val)41{42asm volatile("mcr p6, 0, %0, c8, c9, 0"::"r" (val));43}4445/* RCSR - Reset Cause Status Register */46static inline u32 read_rcsr(void)47{48u32 val;49asm volatile("mrc p6, 0, %0, c0, c1, 0":"=r" (val));50return val;51}5253extern unsigned long get_iop_tick_rate(void);54#endif5556/*57* IOP13XX I/O and Mem space regions for PCI autoconfiguration58*/59#define IOP13XX_MAX_RAM_SIZE 0x80000000UL /* 2GB */60#define IOP13XX_PCI_OFFSET IOP13XX_MAX_RAM_SIZE6162/* PCI MAP63* bus range cpu phys cpu virt note64* 0x0000.0000 + 2GB (n/a) (n/a) inbound, 1:1 mapping with Physical RAM65* 0x8000.0000 + 928M 0x1.8000.0000 (ioremap) PCIX outbound memory window66* 0x8000.0000 + 928M 0x2.8000.0000 (ioremap) PCIE outbound memory window67*68* IO MAP69* 0x1000 + 64K 0x0.fffb.1000 0xfec6.1000 PCIX outbound i/o window70* 0x1000 + 64K 0x0.fffd.1000 0xfed7.1000 PCIE outbound i/o window71*/72#define IOP13XX_PCIX_IO_WINDOW_SIZE 0x10000UL73#define IOP13XX_PCIX_LOWER_IO_PA 0xfffb0000UL74#define IOP13XX_PCIX_LOWER_IO_VA 0xfec60000UL75#define IOP13XX_PCIX_LOWER_IO_BA 0x0UL /* OIOTVR */76#define IOP13XX_PCIX_IO_BUS_OFFSET 0x1000UL77#define IOP13XX_PCIX_UPPER_IO_PA (IOP13XX_PCIX_LOWER_IO_PA +\78IOP13XX_PCIX_IO_WINDOW_SIZE - 1)79#define IOP13XX_PCIX_UPPER_IO_VA (IOP13XX_PCIX_LOWER_IO_VA +\80IOP13XX_PCIX_IO_WINDOW_SIZE - 1)81#define IOP13XX_PCIX_IO_PHYS_TO_VIRT(addr) (u32) ((u32) addr -\82(IOP13XX_PCIX_LOWER_IO_PA\83- IOP13XX_PCIX_LOWER_IO_VA))8485#define IOP13XX_PCIX_MEM_PHYS_OFFSET 0x100000000ULL86#define IOP13XX_PCIX_MEM_WINDOW_SIZE 0x3a000000UL87#define IOP13XX_PCIX_LOWER_MEM_BA (PHYS_OFFSET + IOP13XX_PCI_OFFSET)88#define IOP13XX_PCIX_LOWER_MEM_PA (IOP13XX_PCIX_MEM_PHYS_OFFSET +\89IOP13XX_PCIX_LOWER_MEM_BA)90#define IOP13XX_PCIX_UPPER_MEM_PA (IOP13XX_PCIX_LOWER_MEM_PA +\91IOP13XX_PCIX_MEM_WINDOW_SIZE - 1)92#define IOP13XX_PCIX_UPPER_MEM_BA (IOP13XX_PCIX_LOWER_MEM_BA +\93IOP13XX_PCIX_MEM_WINDOW_SIZE - 1)9495#define IOP13XX_PCIX_MEM_COOKIE 0x80000000UL96#define IOP13XX_PCIX_LOWER_MEM_RA IOP13XX_PCIX_MEM_COOKIE97#define IOP13XX_PCIX_UPPER_MEM_RA (IOP13XX_PCIX_LOWER_MEM_RA +\98IOP13XX_PCIX_MEM_WINDOW_SIZE - 1)99#define IOP13XX_PCIX_MEM_OFFSET (IOP13XX_PCIX_MEM_COOKIE -\100IOP13XX_PCIX_LOWER_MEM_BA)101102/* PCI-E ranges */103#define IOP13XX_PCIE_IO_WINDOW_SIZE 0x10000UL104#define IOP13XX_PCIE_LOWER_IO_PA 0xfffd0000UL105#define IOP13XX_PCIE_LOWER_IO_VA 0xfed70000UL106#define IOP13XX_PCIE_LOWER_IO_BA 0x0UL /* OIOTVR */107#define IOP13XX_PCIE_IO_BUS_OFFSET 0x1000UL108#define IOP13XX_PCIE_UPPER_IO_PA (IOP13XX_PCIE_LOWER_IO_PA +\109IOP13XX_PCIE_IO_WINDOW_SIZE - 1)110#define IOP13XX_PCIE_UPPER_IO_VA (IOP13XX_PCIE_LOWER_IO_VA +\111IOP13XX_PCIE_IO_WINDOW_SIZE - 1)112#define IOP13XX_PCIE_UPPER_IO_BA (IOP13XX_PCIE_LOWER_IO_BA +\113IOP13XX_PCIE_IO_WINDOW_SIZE - 1)114#define IOP13XX_PCIE_IO_PHYS_TO_VIRT(addr) (u32) ((u32) addr -\115(IOP13XX_PCIE_LOWER_IO_PA\116- IOP13XX_PCIE_LOWER_IO_VA))117118#define IOP13XX_PCIE_MEM_PHYS_OFFSET 0x200000000ULL119#define IOP13XX_PCIE_MEM_WINDOW_SIZE 0x3a000000UL120#define IOP13XX_PCIE_LOWER_MEM_BA (PHYS_OFFSET + IOP13XX_PCI_OFFSET)121#define IOP13XX_PCIE_LOWER_MEM_PA (IOP13XX_PCIE_MEM_PHYS_OFFSET +\122IOP13XX_PCIE_LOWER_MEM_BA)123#define IOP13XX_PCIE_UPPER_MEM_PA (IOP13XX_PCIE_LOWER_MEM_PA +\124IOP13XX_PCIE_MEM_WINDOW_SIZE - 1)125#define IOP13XX_PCIE_UPPER_MEM_BA (IOP13XX_PCIE_LOWER_MEM_BA +\126IOP13XX_PCIE_MEM_WINDOW_SIZE - 1)127128/* All 0xc000.0000 - 0xfdff.ffff addresses belong to PCIe */129#define IOP13XX_PCIE_MEM_COOKIE 0xc0000000UL130#define IOP13XX_PCIE_LOWER_MEM_RA IOP13XX_PCIE_MEM_COOKIE131#define IOP13XX_PCIE_UPPER_MEM_RA (IOP13XX_PCIE_LOWER_MEM_RA +\132IOP13XX_PCIE_MEM_WINDOW_SIZE - 1)133#define IOP13XX_PCIE_MEM_OFFSET (IOP13XX_PCIE_MEM_COOKIE -\134IOP13XX_PCIE_LOWER_MEM_BA)135136/* PBI Ranges */137#define IOP13XX_PBI_LOWER_MEM_PA 0xf0000000UL138#define IOP13XX_PBI_MEM_WINDOW_SIZE 0x04000000UL139#define IOP13XX_PBI_MEM_COOKIE 0xfa000000UL140#define IOP13XX_PBI_LOWER_MEM_RA IOP13XX_PBI_MEM_COOKIE141#define IOP13XX_PBI_UPPER_MEM_RA (IOP13XX_PBI_LOWER_MEM_RA +\142IOP13XX_PBI_MEM_WINDOW_SIZE - 1)143144/*145* IOP13XX chipset registers146*/147#define IOP13XX_PMMR_PHYS_MEM_BASE 0xffd80000UL /* PMMR phys. address */148#define IOP13XX_PMMR_VIRT_MEM_BASE 0xfee80000UL /* PMMR phys. address */149#define IOP13XX_PMMR_MEM_WINDOW_SIZE 0x80000150#define IOP13XX_PMMR_UPPER_MEM_VA (IOP13XX_PMMR_VIRT_MEM_BASE +\151IOP13XX_PMMR_MEM_WINDOW_SIZE - 1)152#define IOP13XX_PMMR_UPPER_MEM_PA (IOP13XX_PMMR_PHYS_MEM_BASE +\153IOP13XX_PMMR_MEM_WINDOW_SIZE - 1)154#define IOP13XX_PMMR_VIRT_TO_PHYS(addr) (u32) ((u32) addr +\155(IOP13XX_PMMR_PHYS_MEM_BASE\156- IOP13XX_PMMR_VIRT_MEM_BASE))157#define IOP13XX_PMMR_PHYS_TO_VIRT(addr) (u32) ((u32) addr -\158(IOP13XX_PMMR_PHYS_MEM_BASE\159- IOP13XX_PMMR_VIRT_MEM_BASE))160#define IOP13XX_REG_ADDR32(reg) (IOP13XX_PMMR_VIRT_MEM_BASE + (reg))161#define IOP13XX_REG_ADDR16(reg) (IOP13XX_PMMR_VIRT_MEM_BASE + (reg))162#define IOP13XX_REG_ADDR8(reg) (IOP13XX_PMMR_VIRT_MEM_BASE + (reg))163#define IOP13XX_REG_ADDR32_PHYS(reg) (IOP13XX_PMMR_PHYS_MEM_BASE + (reg))164#define IOP13XX_REG_ADDR16_PHYS(reg) (IOP13XX_PMMR_PHYS_MEM_BASE + (reg))165#define IOP13XX_REG_ADDR8_PHYS(reg) (IOP13XX_PMMR_PHYS_MEM_BASE + (reg))166#define IOP13XX_PMMR_SIZE 0x00080000167168/*=================== Defines for Platform Devices =====================*/169#define IOP13XX_UART0_PHYS (IOP13XX_PMMR_PHYS_MEM_BASE | 0x00002300)170#define IOP13XX_UART1_PHYS (IOP13XX_PMMR_PHYS_MEM_BASE | 0x00002340)171#define IOP13XX_UART0_VIRT (IOP13XX_PMMR_VIRT_MEM_BASE | 0x00002300)172#define IOP13XX_UART1_VIRT (IOP13XX_PMMR_VIRT_MEM_BASE | 0x00002340)173174#define IOP13XX_I2C0_PHYS (IOP13XX_PMMR_PHYS_MEM_BASE | 0x00002500)175#define IOP13XX_I2C1_PHYS (IOP13XX_PMMR_PHYS_MEM_BASE | 0x00002520)176#define IOP13XX_I2C2_PHYS (IOP13XX_PMMR_PHYS_MEM_BASE | 0x00002540)177#define IOP13XX_I2C0_VIRT (IOP13XX_PMMR_VIRT_MEM_BASE | 0x00002500)178#define IOP13XX_I2C1_VIRT (IOP13XX_PMMR_VIRT_MEM_BASE | 0x00002520)179#define IOP13XX_I2C2_VIRT (IOP13XX_PMMR_VIRT_MEM_BASE | 0x00002540)180181/* ATU selection flags */182/* IOP13XX_INIT_ATU_DEFAULT = Rely on CONFIG_IOP13XX_ATU* */183#define IOP13XX_INIT_ATU_DEFAULT (0)184#define IOP13XX_INIT_ATU_ATUX (1 << 0)185#define IOP13XX_INIT_ATU_ATUE (1 << 1)186#define IOP13XX_INIT_ATU_NONE (1 << 2)187188/* UART selection flags */189/* IOP13XX_INIT_UART_DEFAULT = Rely on CONFIG_IOP13XX_UART* */190#define IOP13XX_INIT_UART_DEFAULT (0)191#define IOP13XX_INIT_UART_0 (1 << 0)192#define IOP13XX_INIT_UART_1 (1 << 1)193194/* I2C selection flags */195/* IOP13XX_INIT_I2C_DEFAULT = Rely on CONFIG_IOP13XX_I2C* */196#define IOP13XX_INIT_I2C_DEFAULT (0)197#define IOP13XX_INIT_I2C_0 (1 << 0)198#define IOP13XX_INIT_I2C_1 (1 << 1)199#define IOP13XX_INIT_I2C_2 (1 << 2)200201/* ADMA selection flags */202/* INIT_ADMA_DEFAULT = Rely on CONFIG_IOP13XX_ADMA* */203#define IOP13XX_INIT_ADMA_DEFAULT (0)204#define IOP13XX_INIT_ADMA_0 (1 << 0)205#define IOP13XX_INIT_ADMA_1 (1 << 1)206#define IOP13XX_INIT_ADMA_2 (1 << 2)207208/* Platform devices */209#define IQ81340_NUM_UART 2210#define IQ81340_NUM_I2C 3211#define IQ81340_NUM_PHYS_MAP_FLASH 1212#define IQ81340_NUM_ADMA 3213#define IQ81340_MAX_PLAT_DEVICES (IQ81340_NUM_UART + \214IQ81340_NUM_I2C + \215IQ81340_NUM_PHYS_MAP_FLASH + \216IQ81340_NUM_ADMA)217218/*========================== PMMR offsets for key registers ============*/219#define IOP13XX_ATU0_PMMR_OFFSET 0x00048000220#define IOP13XX_ATU1_PMMR_OFFSET 0x0004c000221#define IOP13XX_ATU2_PMMR_OFFSET 0x0004d000222#define IOP13XX_ADMA0_PMMR_OFFSET 0x00000000223#define IOP13XX_ADMA1_PMMR_OFFSET 0x00000200224#define IOP13XX_ADMA2_PMMR_OFFSET 0x00000400225#define IOP13XX_PBI_PMMR_OFFSET 0x00001580226#define IOP13XX_MU_PMMR_OFFSET 0x00004000227#define IOP13XX_ESSR0_PMMR_OFFSET 0x00002188228#define IOP13XX_ESSR0 IOP13XX_REG_ADDR32(0x00002188)229230#define IOP13XX_ESSR0_IFACE_MASK 0x00004000 /* Interface PCI-X / PCI-E */231#define IOP13XX_CONTROLLER_ONLY (1 << 14)232#define IOP13XX_INTERFACE_SEL_PCIX (1 << 15)233234#define IOP13XX_PMON_PMMR_OFFSET 0x0001A000235#define IOP13XX_PMON_BASE (IOP13XX_PMMR_VIRT_MEM_BASE +\236IOP13XX_PMON_PMMR_OFFSET)237#define IOP13XX_PMON_PHYSBASE (IOP13XX_PMMR_PHYS_MEM_BASE +\238IOP13XX_PMON_PMMR_OFFSET)239240#define IOP13XX_PMON_CMD0 (IOP13XX_PMON_BASE + 0x0)241#define IOP13XX_PMON_EVR0 (IOP13XX_PMON_BASE + 0x4)242#define IOP13XX_PMON_STS0 (IOP13XX_PMON_BASE + 0x8)243#define IOP13XX_PMON_DATA0 (IOP13XX_PMON_BASE + 0xC)244245#define IOP13XX_PMON_CMD3 (IOP13XX_PMON_BASE + 0x30)246#define IOP13XX_PMON_EVR3 (IOP13XX_PMON_BASE + 0x34)247#define IOP13XX_PMON_STS3 (IOP13XX_PMON_BASE + 0x38)248#define IOP13XX_PMON_DATA3 (IOP13XX_PMON_BASE + 0x3C)249250#define IOP13XX_PMON_CMD7 (IOP13XX_PMON_BASE + 0x70)251#define IOP13XX_PMON_EVR7 (IOP13XX_PMON_BASE + 0x74)252#define IOP13XX_PMON_STS7 (IOP13XX_PMON_BASE + 0x78)253#define IOP13XX_PMON_DATA7 (IOP13XX_PMON_BASE + 0x7C)254255#define IOP13XX_PMONEN (IOP13XX_PMMR_VIRT_MEM_BASE + 0x4E040)256#define IOP13XX_PMONSTAT (IOP13XX_PMMR_VIRT_MEM_BASE + 0x4E044)257258/*================================ATU===================================*/259#define IOP13XX_ATUX_OFFSET(ofs) IOP13XX_REG_ADDR32(\260iop13xx_atux_pmmr_offset + (ofs))261262#define IOP13XX_ATUX_DID IOP13XX_REG_ADDR16(\263iop13xx_atux_pmmr_offset + 0x2)264265#define IOP13XX_ATUX_ATUCMD IOP13XX_REG_ADDR16(\266iop13xx_atux_pmmr_offset + 0x4)267#define IOP13XX_ATUX_ATUSR IOP13XX_REG_ADDR16(\268iop13xx_atux_pmmr_offset + 0x6)269270#define IOP13XX_ATUX_IABAR0 IOP13XX_ATUX_OFFSET(0x10)271#define IOP13XX_ATUX_IAUBAR0 IOP13XX_ATUX_OFFSET(0x14)272#define IOP13XX_ATUX_IABAR1 IOP13XX_ATUX_OFFSET(0x18)273#define IOP13XX_ATUX_IAUBAR1 IOP13XX_ATUX_OFFSET(0x1c)274#define IOP13XX_ATUX_IABAR2 IOP13XX_ATUX_OFFSET(0x20)275#define IOP13XX_ATUX_IAUBAR2 IOP13XX_ATUX_OFFSET(0x24)276#define IOP13XX_ATUX_IALR0 IOP13XX_ATUX_OFFSET(0x40)277#define IOP13XX_ATUX_IATVR0 IOP13XX_ATUX_OFFSET(0x44)278#define IOP13XX_ATUX_IAUTVR0 IOP13XX_ATUX_OFFSET(0x48)279#define IOP13XX_ATUX_IALR1 IOP13XX_ATUX_OFFSET(0x4c)280#define IOP13XX_ATUX_IATVR1 IOP13XX_ATUX_OFFSET(0x50)281#define IOP13XX_ATUX_IAUTVR1 IOP13XX_ATUX_OFFSET(0x54)282#define IOP13XX_ATUX_IALR2 IOP13XX_ATUX_OFFSET(0x58)283#define IOP13XX_ATUX_IATVR2 IOP13XX_ATUX_OFFSET(0x5c)284#define IOP13XX_ATUX_IAUTVR2 IOP13XX_ATUX_OFFSET(0x60)285#define IOP13XX_ATUX_ATUCR IOP13XX_ATUX_OFFSET(0x70)286#define IOP13XX_ATUX_PCSR IOP13XX_ATUX_OFFSET(0x74)287#define IOP13XX_ATUX_ATUISR IOP13XX_ATUX_OFFSET(0x78)288#define IOP13XX_ATUX_PCIXSR IOP13XX_ATUX_OFFSET(0xD4)289#define IOP13XX_ATUX_IABAR3 IOP13XX_ATUX_OFFSET(0x200)290#define IOP13XX_ATUX_IAUBAR3 IOP13XX_ATUX_OFFSET(0x204)291#define IOP13XX_ATUX_IALR3 IOP13XX_ATUX_OFFSET(0x208)292#define IOP13XX_ATUX_IATVR3 IOP13XX_ATUX_OFFSET(0x20c)293#define IOP13XX_ATUX_IAUTVR3 IOP13XX_ATUX_OFFSET(0x210)294295#define IOP13XX_ATUX_OIOBAR IOP13XX_ATUX_OFFSET(0x300)296#define IOP13XX_ATUX_OIOWTVR IOP13XX_ATUX_OFFSET(0x304)297#define IOP13XX_ATUX_OUMBAR0 IOP13XX_ATUX_OFFSET(0x308)298#define IOP13XX_ATUX_OUMWTVR0 IOP13XX_ATUX_OFFSET(0x30c)299#define IOP13XX_ATUX_OUMBAR1 IOP13XX_ATUX_OFFSET(0x310)300#define IOP13XX_ATUX_OUMWTVR1 IOP13XX_ATUX_OFFSET(0x314)301#define IOP13XX_ATUX_OUMBAR2 IOP13XX_ATUX_OFFSET(0x318)302#define IOP13XX_ATUX_OUMWTVR2 IOP13XX_ATUX_OFFSET(0x31c)303#define IOP13XX_ATUX_OUMBAR3 IOP13XX_ATUX_OFFSET(0x320)304#define IOP13XX_ATUX_OUMWTVR3 IOP13XX_ATUX_OFFSET(0x324)305#define IOP13XX_ATUX_OUDMABAR IOP13XX_ATUX_OFFSET(0x328)306#define IOP13XX_ATUX_OUMSIBAR IOP13XX_ATUX_OFFSET(0x32c)307#define IOP13XX_ATUX_OCCAR IOP13XX_ATUX_OFFSET(0x330)308#define IOP13XX_ATUX_OCCDR IOP13XX_ATUX_OFFSET(0x334)309310#define IOP13XX_ATUX_ATUCR_OUT_EN (1 << 1)311#define IOP13XX_ATUX_PCSR_CENTRAL_RES (1 << 25)312#define IOP13XX_ATUX_PCSR_P_RSTOUT (1 << 21)313#define IOP13XX_ATUX_PCSR_OUT_Q_BUSY (1 << 15)314#define IOP13XX_ATUX_PCSR_IN_Q_BUSY (1 << 14)315#define IOP13XX_ATUX_PCSR_FREQ_OFFSET (16)316317#define IOP13XX_ATUX_STAT_PCI_IFACE_ERR (1 << 18)318#define IOP13XX_ATUX_STAT_VPD_ADDR (1 << 17)319#define IOP13XX_ATUX_STAT_INT_PAR_ERR (1 << 16)320#define IOP13XX_ATUX_STAT_CFG_WRITE (1 << 15)321#define IOP13XX_ATUX_STAT_ERR_COR (1 << 14)322#define IOP13XX_ATUX_STAT_TX_SCEM (1 << 13)323#define IOP13XX_ATUX_STAT_REC_SCEM (1 << 12)324#define IOP13XX_ATUX_STAT_POWER_TRAN (1 << 11)325#define IOP13XX_ATUX_STAT_TX_SERR (1 << 10)326#define IOP13XX_ATUX_STAT_DET_PAR_ERR (1 << 9 )327#define IOP13XX_ATUX_STAT_BIST (1 << 8 )328#define IOP13XX_ATUX_STAT_INT_REC_MABORT (1 << 7 )329#define IOP13XX_ATUX_STAT_REC_SERR (1 << 4 )330#define IOP13XX_ATUX_STAT_EXT_REC_MABORT (1 << 3 )331#define IOP13XX_ATUX_STAT_EXT_REC_TABORT (1 << 2 )332#define IOP13XX_ATUX_STAT_EXT_SIG_TABORT (1 << 1 )333#define IOP13XX_ATUX_STAT_MASTER_DATA_PAR (1 << 0 )334335#define IOP13XX_ATUX_PCIXSR_BUS_NUM (8)336#define IOP13XX_ATUX_PCIXSR_DEV_NUM (3)337#define IOP13XX_ATUX_PCIXSR_FUNC_NUM (0)338339#define IOP13XX_ATUX_IALR_DISABLE 0x00000001340#define IOP13XX_ATUX_OUMBAR_ENABLE 0x80000000341342#define IOP13XX_ATUE_OFFSET(ofs) IOP13XX_REG_ADDR32(\343iop13xx_atue_pmmr_offset + (ofs))344345#define IOP13XX_ATUE_DID IOP13XX_REG_ADDR16(\346iop13xx_atue_pmmr_offset + 0x2)347#define IOP13XX_ATUE_ATUCMD IOP13XX_REG_ADDR16(\348iop13xx_atue_pmmr_offset + 0x4)349#define IOP13XX_ATUE_ATUSR IOP13XX_REG_ADDR16(\350iop13xx_atue_pmmr_offset + 0x6)351352#define IOP13XX_ATUE_IABAR0 IOP13XX_ATUE_OFFSET(0x10)353#define IOP13XX_ATUE_IAUBAR0 IOP13XX_ATUE_OFFSET(0x14)354#define IOP13XX_ATUE_IABAR1 IOP13XX_ATUE_OFFSET(0x18)355#define IOP13XX_ATUE_IAUBAR1 IOP13XX_ATUE_OFFSET(0x1c)356#define IOP13XX_ATUE_IABAR2 IOP13XX_ATUE_OFFSET(0x20)357#define IOP13XX_ATUE_IAUBAR2 IOP13XX_ATUE_OFFSET(0x24)358#define IOP13XX_ATUE_IALR0 IOP13XX_ATUE_OFFSET(0x40)359#define IOP13XX_ATUE_IATVR0 IOP13XX_ATUE_OFFSET(0x44)360#define IOP13XX_ATUE_IAUTVR0 IOP13XX_ATUE_OFFSET(0x48)361#define IOP13XX_ATUE_IALR1 IOP13XX_ATUE_OFFSET(0x4c)362#define IOP13XX_ATUE_IATVR1 IOP13XX_ATUE_OFFSET(0x50)363#define IOP13XX_ATUE_IAUTVR1 IOP13XX_ATUE_OFFSET(0x54)364#define IOP13XX_ATUE_IALR2 IOP13XX_ATUE_OFFSET(0x58)365#define IOP13XX_ATUE_IATVR2 IOP13XX_ATUE_OFFSET(0x5c)366#define IOP13XX_ATUE_IAUTVR2 IOP13XX_ATUE_OFFSET(0x60)367#define IOP13XX_ATUE_PE_LSTS IOP13XX_REG_ADDR16(\368iop13xx_atue_pmmr_offset + 0xe2)369#define IOP13XX_ATUE_OIOWTVR IOP13XX_ATUE_OFFSET(0x304)370#define IOP13XX_ATUE_OUMBAR0 IOP13XX_ATUE_OFFSET(0x308)371#define IOP13XX_ATUE_OUMWTVR0 IOP13XX_ATUE_OFFSET(0x30c)372#define IOP13XX_ATUE_OUMBAR1 IOP13XX_ATUE_OFFSET(0x310)373#define IOP13XX_ATUE_OUMWTVR1 IOP13XX_ATUE_OFFSET(0x314)374#define IOP13XX_ATUE_OUMBAR2 IOP13XX_ATUE_OFFSET(0x318)375#define IOP13XX_ATUE_OUMWTVR2 IOP13XX_ATUE_OFFSET(0x31c)376#define IOP13XX_ATUE_OUMBAR3 IOP13XX_ATUE_OFFSET(0x320)377#define IOP13XX_ATUE_OUMWTVR3 IOP13XX_ATUE_OFFSET(0x324)378379#define IOP13XX_ATUE_ATUCR IOP13XX_ATUE_OFFSET(0x70)380#define IOP13XX_ATUE_PCSR IOP13XX_ATUE_OFFSET(0x74)381#define IOP13XX_ATUE_ATUISR IOP13XX_ATUE_OFFSET(0x78)382#define IOP13XX_ATUE_OIOBAR IOP13XX_ATUE_OFFSET(0x300)383#define IOP13XX_ATUE_OCCAR IOP13XX_ATUE_OFFSET(0x32c)384#define IOP13XX_ATUE_OCCDR IOP13XX_ATUE_OFFSET(0x330)385386#define IOP13XX_ATUE_PIE_STS IOP13XX_ATUE_OFFSET(0x384)387#define IOP13XX_ATUE_PIE_MSK IOP13XX_ATUE_OFFSET(0x388)388389#define IOP13XX_ATUE_ATUCR_IVM (1 << 6)390#define IOP13XX_ATUE_ATUCR_OUT_EN (1 << 1)391#define IOP13XX_ATUE_OCCAR_BUS_NUM (24)392#define IOP13XX_ATUE_OCCAR_DEV_NUM (19)393#define IOP13XX_ATUE_OCCAR_FUNC_NUM (16)394#define IOP13XX_ATUE_OCCAR_EXT_REG (8)395#define IOP13XX_ATUE_OCCAR_REG (2)396397#define IOP13XX_ATUE_PCSR_BUS_NUM (24)398#define IOP13XX_ATUE_PCSR_DEV_NUM (19)399#define IOP13XX_ATUE_PCSR_FUNC_NUM (16)400#define IOP13XX_ATUE_PCSR_OUT_Q_BUSY (1 << 15)401#define IOP13XX_ATUE_PCSR_IN_Q_BUSY (1 << 14)402#define IOP13XX_ATUE_PCSR_END_POINT (1 << 13)403#define IOP13XX_ATUE_PCSR_LLRB_BUSY (1 << 12)404405#define IOP13XX_ATUE_PCSR_BUS_NUM_MASK (0xff)406#define IOP13XX_ATUE_PCSR_DEV_NUM_MASK (0x1f)407#define IOP13XX_ATUE_PCSR_FUNC_NUM_MASK (0x7)408409#define IOP13XX_ATUE_PCSR_CORE_RESET (8)410#define IOP13XX_ATUE_PCSR_FUNC_NUM (16)411412#define IOP13XX_ATUE_LSTS_TRAINING (1 << 11)413#define IOP13XX_ATUE_STAT_SLOT_PWR_MSG (1 << 28)414#define IOP13XX_ATUE_STAT_PME (1 << 27)415#define IOP13XX_ATUE_STAT_HOT_PLUG_MSG (1 << 26)416#define IOP13XX_ATUE_STAT_IVM (1 << 25)417#define IOP13XX_ATUE_STAT_BIST (1 << 24)418#define IOP13XX_ATUE_STAT_CFG_WRITE (1 << 18)419#define IOP13XX_ATUE_STAT_VPD_ADDR (1 << 17)420#define IOP13XX_ATUE_STAT_POWER_TRAN (1 << 16)421#define IOP13XX_ATUE_STAT_HALT_ON_ERROR (1 << 13)422#define IOP13XX_ATUE_STAT_ROOT_SYS_ERR (1 << 12)423#define IOP13XX_ATUE_STAT_ROOT_ERR_MSG (1 << 11)424#define IOP13XX_ATUE_STAT_PCI_IFACE_ERR (1 << 10)425#define IOP13XX_ATUE_STAT_ERR_COR (1 << 9 )426#define IOP13XX_ATUE_STAT_ERR_UNCOR (1 << 8 )427#define IOP13XX_ATUE_STAT_CRS (1 << 7 )428#define IOP13XX_ATUE_STAT_LNK_DWN (1 << 6 )429#define IOP13XX_ATUE_STAT_INT_REC_MABORT (1 << 5 )430#define IOP13XX_ATUE_STAT_DET_PAR_ERR (1 << 4 )431#define IOP13XX_ATUE_STAT_EXT_REC_MABORT (1 << 3 )432#define IOP13XX_ATUE_STAT_SIG_TABORT (1 << 2 )433#define IOP13XX_ATUE_STAT_EXT_REC_TABORT (1 << 1 )434#define IOP13XX_ATUE_STAT_MASTER_DATA_PAR (1 << 0 )435436#define IOP13XX_ATUE_ESTAT_REC_UNSUPPORTED_COMP_REQ (1 << 31)437#define IOP13XX_ATUE_ESTAT_REC_COMPLETER_ABORT (1 << 30)438#define IOP13XX_ATUE_ESTAT_TX_POISONED_TLP (1 << 29)439#define IOP13XX_ATUE_ESTAT_TX_PAR_ERR (1 << 28)440#define IOP13XX_ATUE_ESTAT_REC_UNSUPPORTED_REQ (1 << 20)441#define IOP13XX_ATUE_ESTAT_REC_ECRC_ERR (1 << 19)442#define IOP13XX_ATUE_ESTAT_REC_MALFORMED_TLP (1 << 18)443#define IOP13XX_ATUE_ESTAT_TX_RECEIVER_OVERFLOW (1 << 17)444#define IOP13XX_ATUE_ESTAT_REC_UNEXPECTED_COMP (1 << 16)445#define IOP13XX_ATUE_ESTAT_INT_COMP_ABORT (1 << 15)446#define IOP13XX_ATUE_ESTAT_COMP_TIMEOUT (1 << 14)447#define IOP13XX_ATUE_ESTAT_FLOW_CONTROL_ERR (1 << 13)448#define IOP13XX_ATUE_ESTAT_REC_POISONED_TLP (1 << 12)449#define IOP13XX_ATUE_ESTAT_DATA_LNK_ERR (1 << 4 )450#define IOP13XX_ATUE_ESTAT_TRAINING_ERR (1 << 0 )451452#define IOP13XX_ATUE_IALR_DISABLE (0x00000001)453#define IOP13XX_ATUE_OUMBAR_ENABLE (0x80000000)454#define IOP13XX_ATU_OUMBAR_FUNC_NUM (28)455#define IOP13XX_ATU_OUMBAR_FUNC_NUM_MASK (0x7)456/*=======================================================================*/457458/*============================MESSAGING UNIT=============================*/459#define IOP13XX_MU_OFFSET(ofs) IOP13XX_REG_ADDR32(IOP13XX_MU_PMMR_OFFSET +\460(ofs))461462#define IOP13XX_MU_IMR0 IOP13XX_MU_OFFSET(0x10)463#define IOP13XX_MU_IMR1 IOP13XX_MU_OFFSET(0x14)464#define IOP13XX_MU_OMR0 IOP13XX_MU_OFFSET(0x18)465#define IOP13XX_MU_OMR1 IOP13XX_MU_OFFSET(0x1C)466#define IOP13XX_MU_IDR IOP13XX_MU_OFFSET(0x20)467#define IOP13XX_MU_IISR IOP13XX_MU_OFFSET(0x24)468#define IOP13XX_MU_IIMR IOP13XX_MU_OFFSET(0x28)469#define IOP13XX_MU_ODR IOP13XX_MU_OFFSET(0x2C)470#define IOP13XX_MU_OISR IOP13XX_MU_OFFSET(0x30)471#define IOP13XX_MU_OIMR IOP13XX_MU_OFFSET(0x34)472#define IOP13XX_MU_IRCSR IOP13XX_MU_OFFSET(0x38)473#define IOP13XX_MU_ORCSR IOP13XX_MU_OFFSET(0x3C)474#define IOP13XX_MU_MIMR IOP13XX_MU_OFFSET(0x48)475#define IOP13XX_MU_MUCR IOP13XX_MU_OFFSET(0x50)476#define IOP13XX_MU_QBAR IOP13XX_MU_OFFSET(0x54)477#define IOP13XX_MU_MUBAR IOP13XX_MU_OFFSET(0x84)478479#define IOP13XX_MU_WINDOW_SIZE (8 * 1024)480#define IOP13XX_MU_BASE_PHYS (0xff000000)481#define IOP13XX_MU_BASE_PCI (0xff000000)482#define IOP13XX_MU_MIMR_PCI (IOP13XX_MU_BASE_PCI + 0x48)483#define IOP13XX_MU_MIMR_CORE_SELECT (15)484/*=======================================================================*/485486/*==============================ADMA UNITS===============================*/487#define IOP13XX_ADMA_PHYS_BASE(chan) IOP13XX_REG_ADDR32_PHYS((chan << 9))488#define IOP13XX_ADMA_UPPER_PA(chan) (IOP13XX_ADMA_PHYS_BASE(chan) + 0xc0)489490/*==============================XSI BRIDGE===============================*/491#define IOP13XX_XBG_BECSR IOP13XX_REG_ADDR32(0x178c)492#define IOP13XX_XBG_BERAR IOP13XX_REG_ADDR32(0x1790)493#define IOP13XX_XBG_BERUAR IOP13XX_REG_ADDR32(0x1794)494#define is_atue_occdr_error(x) ((__raw_readl(IOP13XX_XBG_BERAR) == \495IOP13XX_PMMR_VIRT_TO_PHYS(\496IOP13XX_ATUE_OCCDR))\497&& (__raw_readl(IOP13XX_XBG_BECSR) & 1))498#define is_atux_occdr_error(x) ((__raw_readl(IOP13XX_XBG_BERAR) == \499IOP13XX_PMMR_VIRT_TO_PHYS(\500IOP13XX_ATUX_OCCDR))\501&& (__raw_readl(IOP13XX_XBG_BECSR) & 1))502/*=======================================================================*/503504#define IOP13XX_PBI_OFFSET(ofs) IOP13XX_REG_ADDR32(IOP13XX_PBI_PMMR_OFFSET +\505(ofs))506507#define IOP13XX_PBI_CR IOP13XX_PBI_OFFSET(0x0)508#define IOP13XX_PBI_SR IOP13XX_PBI_OFFSET(0x4)509#define IOP13XX_PBI_BAR0 IOP13XX_PBI_OFFSET(0x8)510#define IOP13XX_PBI_LR0 IOP13XX_PBI_OFFSET(0xc)511#define IOP13XX_PBI_BAR1 IOP13XX_PBI_OFFSET(0x10)512#define IOP13XX_PBI_LR1 IOP13XX_PBI_OFFSET(0x14)513514#define IOP13XX_PROCESSOR_FREQ IOP13XX_REG_ADDR32(0x2180)515516/* Watchdog timer definitions */517#define IOP_WDTCR_EN_ARM 0x1e1e1e1e518#define IOP_WDTCR_EN 0xe1e1e1e1519#define IOP_WDTCR_DIS_ARM 0x1f1f1f1f520#define IOP_WDTCR_DIS 0xf1f1f1f1521#define IOP_RCSR_WDT (1 << 5) /* reset caused by watchdog timer */522#define IOP13XX_WDTSR_WRITE_EN (1 << 31) /* used to speed up reset requests */523#define IOP13XX_WDTCR_IB_RESET (1 << 0)524525#endif /* _IOP13XX_HW_H_ */526527528