Path: blob/master/arch/arm/mach-ixp2000/include/mach/ixp2000-regs.h
10820 views
/*1* arch/arm/mach-ixp2000/include/mach/ixp2000-regs.h2*3* Chipset register definitions for IXP2400/2800 based systems.4*5* Original Author: Naeem Afzal <[email protected]>6*7* Maintainer: Deepak Saxena <[email protected]>8*9* Copyright (C) 2002 Intel Corp.10* Copyright (C) 2003-2004 MontaVista Software, Inc.11*12* This program is free software; you can redistribute it and/or modify it13* under the terms of the GNU General Public License as published by the14* Free Software Foundation; either version 2 of the License, or (at your15* option) any later version.16*/17#ifndef _IXP2000_REGS_H_18#define _IXP2000_REGS_H_1920/*21* IXP2000 linux memory map:22*23* virt phys size24* fb000000 db000000 16M PCI CFG125* fc000000 da000000 16M PCI CFG026* fd000000 d8000000 16M PCI I/O27* fe[0-7]00000 8M per-platform mappings28* fe900000 80000000 1M SRAM #0 (first MB)29* fea00000 cb400000 1M SCRATCH ring get/put30* feb00000 c8000000 1M MSF31* fec00000 df000000 1M PCI CSRs32* fed00000 de000000 1M PCI CREG33* fee00000 d6000000 1M INTCTL34* fef00000 c0000000 1M CAP35*/3637/*38* Static I/O regions.39*40* Most of the registers are clumped in 4K regions spread throughout41* the 0xc0000000 -> 0xc0100000 address range, but we just map in42* the whole range using a single 1 MB section instead of small43* 4K pages.44*45* CAP stands for CSR Access Proxy.46*47* If you change the virtual address of this mapping, please propagate48* the change to arch/arm/kernel/debug.S, which hardcodes the virtual49* address of the UART located in this region.50*/5152#define IXP2000_CAP_PHYS_BASE 0xc000000053#define IXP2000_CAP_VIRT_BASE 0xfef0000054#define IXP2000_CAP_SIZE 0x001000005556/*57* Addresses for specific on-chip peripherals.58*/59#define IXP2000_SLOWPORT_CSR_VIRT_BASE 0xfef8000060#define IXP2000_GLOBAL_REG_VIRT_BASE 0xfef0400061#define IXP2000_UART_PHYS_BASE 0xc003000062#define IXP2000_UART_VIRT_BASE 0xfef3000063#define IXP2000_TIMER_VIRT_BASE 0xfef2000064#define IXP2000_UENGINE_CSR_VIRT_BASE 0xfef1800065#define IXP2000_GPIO_VIRT_BASE 0xfef100006667/*68* Devices outside of the 0xc0000000 -> 0xc0100000 range. The virtual69* addresses of the INTCTL and PCI_CSR mappings are hardcoded in70* entry-macro.S, so if you ever change these please propagate71* the change.72*/73#define IXP2000_INTCTL_PHYS_BASE 0xd600000074#define IXP2000_INTCTL_VIRT_BASE 0xfee0000075#define IXP2000_INTCTL_SIZE 0x001000007677#define IXP2000_PCI_CREG_PHYS_BASE 0xde00000078#define IXP2000_PCI_CREG_VIRT_BASE 0xfed0000079#define IXP2000_PCI_CREG_SIZE 0x001000008081#define IXP2000_PCI_CSR_PHYS_BASE 0xdf00000082#define IXP2000_PCI_CSR_VIRT_BASE 0xfec0000083#define IXP2000_PCI_CSR_SIZE 0x001000008485#define IXP2000_MSF_PHYS_BASE 0xc800000086#define IXP2000_MSF_VIRT_BASE 0xfeb0000087#define IXP2000_MSF_SIZE 0x001000008889#define IXP2000_SCRATCH_RING_PHYS_BASE 0xcb40000090#define IXP2000_SCRATCH_RING_VIRT_BASE 0xfea0000091#define IXP2000_SCRATCH_RING_SIZE 0x001000009293#define IXP2000_SRAM0_PHYS_BASE 0x8000000094#define IXP2000_SRAM0_VIRT_BASE 0xfe90000095#define IXP2000_SRAM0_SIZE 0x001000009697#define IXP2000_PCI_IO_PHYS_BASE 0xd800000098#define IXP2000_PCI_IO_VIRT_BASE 0xfd00000099#define IXP2000_PCI_IO_SIZE 0x01000000100101#define IXP2000_PCI_CFG0_PHYS_BASE 0xda000000102#define IXP2000_PCI_CFG0_VIRT_BASE 0xfc000000103#define IXP2000_PCI_CFG0_SIZE 0x01000000104105#define IXP2000_PCI_CFG1_PHYS_BASE 0xdb000000106#define IXP2000_PCI_CFG1_VIRT_BASE 0xfb000000107#define IXP2000_PCI_CFG1_SIZE 0x01000000108109/*110* Timers111*/112#define IXP2000_TIMER_REG(x) ((volatile unsigned long*)(IXP2000_TIMER_VIRT_BASE | (x)))113/* Timer control */114#define IXP2000_T1_CTL IXP2000_TIMER_REG(0x00)115#define IXP2000_T2_CTL IXP2000_TIMER_REG(0x04)116#define IXP2000_T3_CTL IXP2000_TIMER_REG(0x08)117#define IXP2000_T4_CTL IXP2000_TIMER_REG(0x0c)118/* Store initial value */119#define IXP2000_T1_CLD IXP2000_TIMER_REG(0x10)120#define IXP2000_T2_CLD IXP2000_TIMER_REG(0x14)121#define IXP2000_T3_CLD IXP2000_TIMER_REG(0x18)122#define IXP2000_T4_CLD IXP2000_TIMER_REG(0x1c)123/* Read current value */124#define IXP2000_T1_CSR IXP2000_TIMER_REG(0x20)125#define IXP2000_T2_CSR IXP2000_TIMER_REG(0x24)126#define IXP2000_T3_CSR IXP2000_TIMER_REG(0x28)127#define IXP2000_T4_CSR IXP2000_TIMER_REG(0x2c)128/* Clear associated timer interrupt */129#define IXP2000_T1_CLR IXP2000_TIMER_REG(0x30)130#define IXP2000_T2_CLR IXP2000_TIMER_REG(0x34)131#define IXP2000_T3_CLR IXP2000_TIMER_REG(0x38)132#define IXP2000_T4_CLR IXP2000_TIMER_REG(0x3c)133/* Timer watchdog enable for T4 */134#define IXP2000_TWDE IXP2000_TIMER_REG(0x40)135136#define WDT_ENABLE 0x00000001137#define TIMER_DIVIDER_256 0x00000008138#define TIMER_ENABLE 0x00000080139#define IRQ_MASK_TIMER1 (1 << 4)140141/*142* Interrupt controller registers143*/144#define IXP2000_INTCTL_REG(x) (volatile unsigned long*)(IXP2000_INTCTL_VIRT_BASE | (x))145#define IXP2000_IRQ_STATUS IXP2000_INTCTL_REG(0x08)146#define IXP2000_IRQ_ENABLE IXP2000_INTCTL_REG(0x10)147#define IXP2000_IRQ_ENABLE_SET IXP2000_INTCTL_REG(0x10)148#define IXP2000_IRQ_ENABLE_CLR IXP2000_INTCTL_REG(0x18)149#define IXP2000_FIQ_ENABLE_CLR IXP2000_INTCTL_REG(0x14)150#define IXP2000_IRQ_ERR_STATUS IXP2000_INTCTL_REG(0x24)151#define IXP2000_IRQ_ERR_ENABLE_SET IXP2000_INTCTL_REG(0x2c)152#define IXP2000_FIQ_ERR_ENABLE_CLR IXP2000_INTCTL_REG(0x30)153#define IXP2000_IRQ_ERR_ENABLE_CLR IXP2000_INTCTL_REG(0x34)154#define IXP2000_IRQ_THD_RAW_STATUS_A_0 IXP2000_INTCTL_REG(0x60)155#define IXP2000_IRQ_THD_RAW_STATUS_A_1 IXP2000_INTCTL_REG(0x64)156#define IXP2000_IRQ_THD_RAW_STATUS_A_2 IXP2000_INTCTL_REG(0x68)157#define IXP2000_IRQ_THD_RAW_STATUS_A_3 IXP2000_INTCTL_REG(0x6c)158#define IXP2000_IRQ_THD_RAW_STATUS_B_0 IXP2000_INTCTL_REG(0x80)159#define IXP2000_IRQ_THD_RAW_STATUS_B_1 IXP2000_INTCTL_REG(0x84)160#define IXP2000_IRQ_THD_RAW_STATUS_B_2 IXP2000_INTCTL_REG(0x88)161#define IXP2000_IRQ_THD_RAW_STATUS_B_3 IXP2000_INTCTL_REG(0x8c)162#define IXP2000_IRQ_THD_STATUS_A_0 IXP2000_INTCTL_REG(0xe0)163#define IXP2000_IRQ_THD_STATUS_A_1 IXP2000_INTCTL_REG(0xe4)164#define IXP2000_IRQ_THD_STATUS_A_2 IXP2000_INTCTL_REG(0xe8)165#define IXP2000_IRQ_THD_STATUS_A_3 IXP2000_INTCTL_REG(0xec)166#define IXP2000_IRQ_THD_STATUS_B_0 IXP2000_INTCTL_REG(0x100)167#define IXP2000_IRQ_THD_STATUS_B_1 IXP2000_INTCTL_REG(0x104)168#define IXP2000_IRQ_THD_STATUS_B_2 IXP2000_INTCTL_REG(0x108)169#define IXP2000_IRQ_THD_STATUS_B_3 IXP2000_INTCTL_REG(0x10c)170#define IXP2000_IRQ_THD_ENABLE_SET_A_0 IXP2000_INTCTL_REG(0x160)171#define IXP2000_IRQ_THD_ENABLE_SET_A_1 IXP2000_INTCTL_REG(0x164)172#define IXP2000_IRQ_THD_ENABLE_SET_A_2 IXP2000_INTCTL_REG(0x168)173#define IXP2000_IRQ_THD_ENABLE_SET_A_3 IXP2000_INTCTL_REG(0x16c)174#define IXP2000_IRQ_THD_ENABLE_SET_B_0 IXP2000_INTCTL_REG(0x180)175#define IXP2000_IRQ_THD_ENABLE_SET_B_1 IXP2000_INTCTL_REG(0x184)176#define IXP2000_IRQ_THD_ENABLE_SET_B_2 IXP2000_INTCTL_REG(0x188)177#define IXP2000_IRQ_THD_ENABLE_SET_B_3 IXP2000_INTCTL_REG(0x18c)178#define IXP2000_IRQ_THD_ENABLE_CLEAR_A_0 IXP2000_INTCTL_REG(0x1e0)179#define IXP2000_IRQ_THD_ENABLE_CLEAR_A_1 IXP2000_INTCTL_REG(0x1e4)180#define IXP2000_IRQ_THD_ENABLE_CLEAR_A_2 IXP2000_INTCTL_REG(0x1e8)181#define IXP2000_IRQ_THD_ENABLE_CLEAR_A_3 IXP2000_INTCTL_REG(0x1ec)182#define IXP2000_IRQ_THD_ENABLE_CLEAR_B_0 IXP2000_INTCTL_REG(0x200)183#define IXP2000_IRQ_THD_ENABLE_CLEAR_B_1 IXP2000_INTCTL_REG(0x204)184#define IXP2000_IRQ_THD_ENABLE_CLEAR_B_2 IXP2000_INTCTL_REG(0x208)185#define IXP2000_IRQ_THD_ENABLE_CLEAR_B_3 IXP2000_INTCTL_REG(0x20c)186187/*188* Mask of valid IRQs in the 32-bit IRQ register. We use189* this to mark certain IRQs as being invalid.190*/191#define IXP2000_VALID_IRQ_MASK 0x0f0fffff192193/*194* PCI config register access from core195*/196#define IXP2000_PCI_CREG(x) (volatile unsigned long*)(IXP2000_PCI_CREG_VIRT_BASE | (x))197#define IXP2000_PCI_CMDSTAT IXP2000_PCI_CREG(0x04)198#define IXP2000_PCI_CSR_BAR IXP2000_PCI_CREG(0x10)199#define IXP2000_PCI_SRAM_BAR IXP2000_PCI_CREG(0x14)200#define IXP2000_PCI_SDRAM_BAR IXP2000_PCI_CREG(0x18)201202/*203* PCI CSRs204*/205#define IXP2000_PCI_CSR(x) (volatile unsigned long*)(IXP2000_PCI_CSR_VIRT_BASE | (x))206207/*208* PCI outbound interrupts209*/210#define IXP2000_PCI_OUT_INT_STATUS IXP2000_PCI_CSR(0x30)211#define IXP2000_PCI_OUT_INT_MASK IXP2000_PCI_CSR(0x34)212/*213* PCI communications214*/215#define IXP2000_PCI_MAILBOX0 IXP2000_PCI_CSR(0x50)216#define IXP2000_PCI_MAILBOX1 IXP2000_PCI_CSR(0x54)217#define IXP2000_PCI_MAILBOX2 IXP2000_PCI_CSR(0x58)218#define IXP2000_PCI_MAILBOX3 IXP2000_PCI_CSR(0x5C)219#define IXP2000_XSCALE_DOORBELL IXP2000_PCI_CSR(0x60)220#define IXP2000_XSCALE_DOORBELL_SETUP IXP2000_PCI_CSR(0x64)221#define IXP2000_PCI_DOORBELL IXP2000_PCI_CSR(0x70)222#define IXP2000_PCI_DOORBELL_SETUP IXP2000_PCI_CSR(0x74)223224/*225* DMA engines226*/227#define IXP2000_PCI_CH1_BYTE_CNT IXP2000_PCI_CSR(0x80)228#define IXP2000_PCI_CH1_ADDR IXP2000_PCI_CSR(0x84)229#define IXP2000_PCI_CH1_DRAM_ADDR IXP2000_PCI_CSR(0x88)230#define IXP2000_PCI_CH1_DESC_PTR IXP2000_PCI_CSR(0x8C)231#define IXP2000_PCI_CH1_CNTRL IXP2000_PCI_CSR(0x90)232#define IXP2000_PCI_CH1_ME_PARAM IXP2000_PCI_CSR(0x94)233#define IXP2000_PCI_CH2_BYTE_CNT IXP2000_PCI_CSR(0xA0)234#define IXP2000_PCI_CH2_ADDR IXP2000_PCI_CSR(0xA4)235#define IXP2000_PCI_CH2_DRAM_ADDR IXP2000_PCI_CSR(0xA8)236#define IXP2000_PCI_CH2_DESC_PTR IXP2000_PCI_CSR(0xAC)237#define IXP2000_PCI_CH2_CNTRL IXP2000_PCI_CSR(0xB0)238#define IXP2000_PCI_CH2_ME_PARAM IXP2000_PCI_CSR(0xB4)239#define IXP2000_PCI_CH3_BYTE_CNT IXP2000_PCI_CSR(0xC0)240#define IXP2000_PCI_CH3_ADDR IXP2000_PCI_CSR(0xC4)241#define IXP2000_PCI_CH3_DRAM_ADDR IXP2000_PCI_CSR(0xC8)242#define IXP2000_PCI_CH3_DESC_PTR IXP2000_PCI_CSR(0xCC)243#define IXP2000_PCI_CH3_CNTRL IXP2000_PCI_CSR(0xD0)244#define IXP2000_PCI_CH3_ME_PARAM IXP2000_PCI_CSR(0xD4)245#define IXP2000_DMA_INF_MODE IXP2000_PCI_CSR(0xE0)246/*247* Size masks for BARs248*/249#define IXP2000_PCI_SRAM_BASE_ADDR_MASK IXP2000_PCI_CSR(0xFC)250#define IXP2000_PCI_DRAM_BASE_ADDR_MASK IXP2000_PCI_CSR(0x100)251/*252* Control and uEngine related253*/254#define IXP2000_PCI_CONTROL IXP2000_PCI_CSR(0x13C)255#define IXP2000_PCI_ADDR_EXT IXP2000_PCI_CSR(0x140)256#define IXP2000_PCI_ME_PUSH_STATUS IXP2000_PCI_CSR(0x148)257#define IXP2000_PCI_ME_PUSH_EN IXP2000_PCI_CSR(0x14C)258#define IXP2000_PCI_ERR_STATUS IXP2000_PCI_CSR(0x150)259#define IXP2000_PCI_ERR_ENABLE IXP2000_PCI_CSR(0x154)260/*261* Inbound PCI interrupt control262*/263#define IXP2000_PCI_XSCALE_INT_STATUS IXP2000_PCI_CSR(0x158)264#define IXP2000_PCI_XSCALE_INT_ENABLE IXP2000_PCI_CSR(0x15C)265266#define IXP2000_PCICNTL_PNR (1<<17) /* PCI not Reset bit of PCI_CONTROL */267#define IXP2000_PCICNTL_PCF (1<<28) /* PCI Central function bit */268#define IXP2000_XSCALE_INT (1<<1) /* Interrupt from XScale to PCI */269270/* These are from the IRQ register in the PCI ISR register */271#define PCI_CONTROL_BE_DEO (1 << 22) /* Big Endian Data Enable Out */272#define PCI_CONTROL_BE_DEI (1 << 21) /* Big Endian Data Enable In */273#define PCI_CONTROL_BE_BEO (1 << 20) /* Big Endian Byte Enable Out */274#define PCI_CONTROL_BE_BEI (1 << 19) /* Big Endian Byte Enable In */275#define PCI_CONTROL_IEE (1 << 17) /* I/O cycle Endian swap Enable */276277#define IXP2000_PCI_RST_REL (1 << 2)278#define CFG_RST_DIR (*IXP2000_PCI_CONTROL & IXP2000_PCICNTL_PCF)279#define CFG_PCI_BOOT_HOST (1 << 2)280#define CFG_BOOT_PROM (1 << 1)281282/*283* SlowPort CSRs284*285* The slowport is used to access things like flash, SONET framer control286* ports, slave microprocessors, CPLDs, and others of chip memory mapped287* peripherals.288*/289#define SLOWPORT_CSR(x) (volatile unsigned long*)(IXP2000_SLOWPORT_CSR_VIRT_BASE | (x))290291#define IXP2000_SLOWPORT_CCR SLOWPORT_CSR(0x00)292#define IXP2000_SLOWPORT_WTC1 SLOWPORT_CSR(0x04)293#define IXP2000_SLOWPORT_WTC2 SLOWPORT_CSR(0x08)294#define IXP2000_SLOWPORT_RTC1 SLOWPORT_CSR(0x0c)295#define IXP2000_SLOWPORT_RTC2 SLOWPORT_CSR(0x10)296#define IXP2000_SLOWPORT_FSR SLOWPORT_CSR(0x14)297#define IXP2000_SLOWPORT_PCR SLOWPORT_CSR(0x18)298#define IXP2000_SLOWPORT_ADC SLOWPORT_CSR(0x1C)299#define IXP2000_SLOWPORT_FAC SLOWPORT_CSR(0x20)300#define IXP2000_SLOWPORT_FRM SLOWPORT_CSR(0x24)301#define IXP2000_SLOWPORT_FIN SLOWPORT_CSR(0x28)302303/*304* CCR values.305* The CCR configures the clock division for the slowport interface.306*/307#define SLOWPORT_CCR_DIV_1 0x00308#define SLOWPORT_CCR_DIV_2 0x01309#define SLOWPORT_CCR_DIV_4 0x02310#define SLOWPORT_CCR_DIV_6 0x03311#define SLOWPORT_CCR_DIV_8 0x04312#define SLOWPORT_CCR_DIV_10 0x05313#define SLOWPORT_CCR_DIV_12 0x06314#define SLOWPORT_CCR_DIV_14 0x07315#define SLOWPORT_CCR_DIV_16 0x08316#define SLOWPORT_CCR_DIV_18 0x09317#define SLOWPORT_CCR_DIV_20 0x0a318#define SLOWPORT_CCR_DIV_22 0x0b319#define SLOWPORT_CCR_DIV_24 0x0c320#define SLOWPORT_CCR_DIV_26 0x0d321#define SLOWPORT_CCR_DIV_28 0x0e322#define SLOWPORT_CCR_DIV_30 0x0f323324/*325* PCR values. PCR configure the mode of the interface.326*/327#define SLOWPORT_MODE_FLASH 0x00328#define SLOWPORT_MODE_LUCENT 0x01329#define SLOWPORT_MODE_PMC_SIERRA 0x02330#define SLOWPORT_MODE_INTEL_UP 0x03331#define SLOWPORT_MODE_MOTOROLA_UP 0x04332333/*334* ADC values. Defines data and address bus widths.335*/336#define SLOWPORT_ADDR_WIDTH_8 0x00337#define SLOWPORT_ADDR_WIDTH_16 0x01338#define SLOWPORT_ADDR_WIDTH_24 0x02339#define SLOWPORT_ADDR_WIDTH_32 0x03340#define SLOWPORT_DATA_WIDTH_8 0x00341#define SLOWPORT_DATA_WIDTH_16 0x10342#define SLOWPORT_DATA_WIDTH_24 0x20343#define SLOWPORT_DATA_WIDTH_32 0x30344345/*346* Masks and shifts for various fields in the WTC and RTC registers.347*/348#define SLOWPORT_WRTC_MASK_HD 0x0003349#define SLOWPORT_WRTC_MASK_PW 0x003c350#define SLOWPORT_WRTC_MASK_SU 0x03c0351352#define SLOWPORT_WRTC_SHIFT_HD 0x00353#define SLOWPORT_WRTC_SHIFT_SU 0x02354#define SLOWPORT_WRTC_SHFIT_PW 0x06355356357/*358* GPIO registers & GPIO interface.359*/360#define IXP2000_GPIO_REG(x) ((volatile unsigned long*)(IXP2000_GPIO_VIRT_BASE+(x)))361#define IXP2000_GPIO_PLR IXP2000_GPIO_REG(0x00)362#define IXP2000_GPIO_PDPR IXP2000_GPIO_REG(0x04)363#define IXP2000_GPIO_PDSR IXP2000_GPIO_REG(0x08)364#define IXP2000_GPIO_PDCR IXP2000_GPIO_REG(0x0c)365#define IXP2000_GPIO_POPR IXP2000_GPIO_REG(0x10)366#define IXP2000_GPIO_POSR IXP2000_GPIO_REG(0x14)367#define IXP2000_GPIO_POCR IXP2000_GPIO_REG(0x18)368#define IXP2000_GPIO_REDR IXP2000_GPIO_REG(0x1c)369#define IXP2000_GPIO_FEDR IXP2000_GPIO_REG(0x20)370#define IXP2000_GPIO_EDSR IXP2000_GPIO_REG(0x24)371#define IXP2000_GPIO_LSHR IXP2000_GPIO_REG(0x28)372#define IXP2000_GPIO_LSLR IXP2000_GPIO_REG(0x2c)373#define IXP2000_GPIO_LDSR IXP2000_GPIO_REG(0x30)374#define IXP2000_GPIO_INER IXP2000_GPIO_REG(0x34)375#define IXP2000_GPIO_INSR IXP2000_GPIO_REG(0x38)376#define IXP2000_GPIO_INCR IXP2000_GPIO_REG(0x3c)377#define IXP2000_GPIO_INST IXP2000_GPIO_REG(0x40)378379/*380* "Global" registers...whatever that's supposed to mean.381*/382#define GLOBAL_REG_BASE (IXP2000_GLOBAL_REG_VIRT_BASE + 0x0a00)383#define GLOBAL_REG(x) (volatile unsigned long*)(GLOBAL_REG_BASE | (x))384385#define IXP2000_MAJ_PROD_TYPE_MASK 0x001F0000386#define IXP2000_MAJ_PROD_TYPE_IXP2000 0x00000000387#define IXP2000_MIN_PROD_TYPE_MASK 0x0000FF00388#define IXP2000_MIN_PROD_TYPE_IXP2400 0x00000200389#define IXP2000_MIN_PROD_TYPE_IXP2850 0x00000100390#define IXP2000_MIN_PROD_TYPE_IXP2800 0x00000000391#define IXP2000_MAJ_REV_MASK 0x000000F0392#define IXP2000_MIN_REV_MASK 0x0000000F393#define IXP2000_PROD_ID_MASK 0xFFFFFFFF394395#define IXP2000_PRODUCT_ID GLOBAL_REG(0x00)396#define IXP2000_MISC_CONTROL GLOBAL_REG(0x04)397#define IXP2000_MSF_CLK_CNTRL GLOBAL_REG(0x08)398#define IXP2000_RESET0 GLOBAL_REG(0x0c)399#define IXP2000_RESET1 GLOBAL_REG(0x10)400#define IXP2000_CCR GLOBAL_REG(0x14)401#define IXP2000_STRAP_OPTIONS GLOBAL_REG(0x18)402403#define RSTALL (1 << 16)404#define WDT_RESET_ENABLE 0x01000000405406407/*408* MSF registers. The IXP2400 and IXP2800 have somewhat different MSF409* units, but the registers that differ between the two don't overlap,410* so we can have one register list for both.411*/412#define IXP2000_MSF_REG(x) ((volatile unsigned long*)(IXP2000_MSF_VIRT_BASE + (x)))413#define IXP2000_MSF_RX_CONTROL IXP2000_MSF_REG(0x0000)414#define IXP2000_MSF_TX_CONTROL IXP2000_MSF_REG(0x0004)415#define IXP2000_MSF_INTERRUPT_STATUS IXP2000_MSF_REG(0x0008)416#define IXP2000_MSF_INTERRUPT_ENABLE IXP2000_MSF_REG(0x000c)417#define IXP2000_MSF_CSIX_TYPE_MAP IXP2000_MSF_REG(0x0010)418#define IXP2000_MSF_FC_EGRESS_STATUS IXP2000_MSF_REG(0x0014)419#define IXP2000_MSF_FC_INGRESS_STATUS IXP2000_MSF_REG(0x0018)420#define IXP2000_MSF_HWM_CONTROL IXP2000_MSF_REG(0x0024)421#define IXP2000_MSF_FC_STATUS_OVERRIDE IXP2000_MSF_REG(0x0028)422#define IXP2000_MSF_CLOCK_CONTROL IXP2000_MSF_REG(0x002c)423#define IXP2000_MSF_RX_PORT_MAP IXP2000_MSF_REG(0x0040)424#define IXP2000_MSF_RBUF_ELEMENT_DONE IXP2000_MSF_REG(0x0044)425#define IXP2000_MSF_RX_MPHY_POLL_LIMIT IXP2000_MSF_REG(0x0048)426#define IXP2000_MSF_RX_CALENDAR_LENGTH IXP2000_MSF_REG(0x0048)427#define IXP2000_MSF_RX_THREAD_FREELIST_TIMEOUT_0 IXP2000_MSF_REG(0x0050)428#define IXP2000_MSF_RX_THREAD_FREELIST_TIMEOUT_1 IXP2000_MSF_REG(0x0054)429#define IXP2000_MSF_RX_THREAD_FREELIST_TIMEOUT_2 IXP2000_MSF_REG(0x0058)430#define IXP2000_MSF_TX_SEQUENCE_0 IXP2000_MSF_REG(0x0060)431#define IXP2000_MSF_TX_SEQUENCE_1 IXP2000_MSF_REG(0x0064)432#define IXP2000_MSF_TX_SEQUENCE_2 IXP2000_MSF_REG(0x0068)433#define IXP2000_MSF_TX_MPHY_POLL_LIMIT IXP2000_MSF_REG(0x0070)434#define IXP2000_MSF_TX_CALENDAR_LENGTH IXP2000_MSF_REG(0x0070)435#define IXP2000_MSF_RX_UP_CONTROL_0 IXP2000_MSF_REG(0x0080)436#define IXP2000_MSF_RX_UP_CONTROL_1 IXP2000_MSF_REG(0x0084)437#define IXP2000_MSF_RX_UP_CONTROL_2 IXP2000_MSF_REG(0x0088)438#define IXP2000_MSF_RX_UP_CONTROL_3 IXP2000_MSF_REG(0x008c)439#define IXP2000_MSF_TX_UP_CONTROL_0 IXP2000_MSF_REG(0x0090)440#define IXP2000_MSF_TX_UP_CONTROL_1 IXP2000_MSF_REG(0x0094)441#define IXP2000_MSF_TX_UP_CONTROL_2 IXP2000_MSF_REG(0x0098)442#define IXP2000_MSF_TX_UP_CONTROL_3 IXP2000_MSF_REG(0x009c)443#define IXP2000_MSF_TRAIN_DATA IXP2000_MSF_REG(0x00a0)444#define IXP2000_MSF_TRAIN_CALENDAR IXP2000_MSF_REG(0x00a4)445#define IXP2000_MSF_TRAIN_FLOW_CONTROL IXP2000_MSF_REG(0x00a8)446#define IXP2000_MSF_TX_CALENDAR_0 IXP2000_MSF_REG(0x1000)447#define IXP2000_MSF_RX_PORT_CALENDAR_STATUS IXP2000_MSF_REG(0x1400)448449450#endif /* _IXP2000_H_ */451452453