Path: blob/master/arch/arm/mach-kirkwood/addr-map.c
10817 views
/*1* arch/arm/mach-kirkwood/addr-map.c2*3* Address map functions for Marvell Kirkwood SoCs4*5* This file is licensed under the terms of the GNU General Public6* License version 2. This program is licensed "as is" without any7* warranty of any kind, whether express or implied.8*/910#include <linux/kernel.h>11#include <linux/init.h>12#include <linux/mbus.h>13#include <linux/io.h>14#include <mach/hardware.h>15#include "common.h"1617/*18* Generic Address Decode Windows bit settings19*/20#define TARGET_DDR 021#define TARGET_DEV_BUS 122#define TARGET_SRAM 323#define TARGET_PCIE 424#define ATTR_DEV_SPI_ROM 0x1e25#define ATTR_DEV_BOOT 0x1d26#define ATTR_DEV_NAND 0x2f27#define ATTR_DEV_CS3 0x3728#define ATTR_DEV_CS2 0x3b29#define ATTR_DEV_CS1 0x3d30#define ATTR_DEV_CS0 0x3e31#define ATTR_PCIE_IO 0xe032#define ATTR_PCIE_MEM 0xe833#define ATTR_PCIE1_IO 0xd034#define ATTR_PCIE1_MEM 0xd835#define ATTR_SRAM 0x013637/*38* Helpers to get DDR bank info39*/40#define DDR_BASE_CS_OFF(n) (0x0000 + ((n) << 3))41#define DDR_SIZE_CS_OFF(n) (0x0004 + ((n) << 3))4243/*44* CPU Address Decode Windows registers45*/46#define WIN_OFF(n) (BRIDGE_VIRT_BASE + 0x0000 + ((n) << 4))47#define WIN_CTRL_OFF 0x000048#define WIN_BASE_OFF 0x000449#define WIN_REMAP_LO_OFF 0x000850#define WIN_REMAP_HI_OFF 0x000c515253struct mbus_dram_target_info kirkwood_mbus_dram_info;5455static int __init cpu_win_can_remap(int win)56{57if (win < 4)58return 1;5960return 0;61}6263static void __init setup_cpu_win(int win, u32 base, u32 size,64u8 target, u8 attr, int remap)65{66void __iomem *addr = (void __iomem *)WIN_OFF(win);67u32 ctrl;6869base &= 0xffff0000;70ctrl = ((size - 1) & 0xffff0000) | (attr << 8) | (target << 4) | 1;7172writel(base, addr + WIN_BASE_OFF);73writel(ctrl, addr + WIN_CTRL_OFF);74if (cpu_win_can_remap(win)) {75if (remap < 0)76remap = base;7778writel(remap & 0xffff0000, addr + WIN_REMAP_LO_OFF);79writel(0, addr + WIN_REMAP_HI_OFF);80}81}8283void __init kirkwood_setup_cpu_mbus(void)84{85void __iomem *addr;86int i;87int cs;8889/*90* First, disable and clear windows.91*/92for (i = 0; i < 8; i++) {93addr = (void __iomem *)WIN_OFF(i);9495writel(0, addr + WIN_BASE_OFF);96writel(0, addr + WIN_CTRL_OFF);97if (cpu_win_can_remap(i)) {98writel(0, addr + WIN_REMAP_LO_OFF);99writel(0, addr + WIN_REMAP_HI_OFF);100}101}102103/*104* Setup windows for PCIe IO+MEM space.105*/106setup_cpu_win(0, KIRKWOOD_PCIE_IO_PHYS_BASE, KIRKWOOD_PCIE_IO_SIZE,107TARGET_PCIE, ATTR_PCIE_IO, KIRKWOOD_PCIE_IO_BUS_BASE);108setup_cpu_win(1, KIRKWOOD_PCIE_MEM_PHYS_BASE, KIRKWOOD_PCIE_MEM_SIZE,109TARGET_PCIE, ATTR_PCIE_MEM, KIRKWOOD_PCIE_MEM_BUS_BASE);110setup_cpu_win(2, KIRKWOOD_PCIE1_IO_PHYS_BASE, KIRKWOOD_PCIE1_IO_SIZE,111TARGET_PCIE, ATTR_PCIE1_IO, KIRKWOOD_PCIE1_IO_BUS_BASE);112setup_cpu_win(3, KIRKWOOD_PCIE1_MEM_PHYS_BASE, KIRKWOOD_PCIE1_MEM_SIZE,113TARGET_PCIE, ATTR_PCIE1_MEM, KIRKWOOD_PCIE1_MEM_BUS_BASE);114115/*116* Setup window for NAND controller.117*/118setup_cpu_win(4, KIRKWOOD_NAND_MEM_PHYS_BASE, KIRKWOOD_NAND_MEM_SIZE,119TARGET_DEV_BUS, ATTR_DEV_NAND, -1);120121/*122* Setup window for SRAM.123*/124setup_cpu_win(5, KIRKWOOD_SRAM_PHYS_BASE, KIRKWOOD_SRAM_SIZE,125TARGET_SRAM, ATTR_SRAM, -1);126127/*128* Setup MBUS dram target info.129*/130kirkwood_mbus_dram_info.mbus_dram_target_id = TARGET_DDR;131132addr = (void __iomem *)DDR_WINDOW_CPU_BASE;133134for (i = 0, cs = 0; i < 4; i++) {135u32 base = readl(addr + DDR_BASE_CS_OFF(i));136u32 size = readl(addr + DDR_SIZE_CS_OFF(i));137138/*139* Chip select enabled?140*/141if (size & 1) {142struct mbus_dram_window *w;143144w = &kirkwood_mbus_dram_info.cs[cs++];145w->cs_index = i;146w->mbus_attr = 0xf & ~(1 << i);147w->base = base & 0xffff0000;148w->size = (size | 0x0000ffff) + 1;149}150}151kirkwood_mbus_dram_info.num_cs = cs;152}153154155