Path: blob/master/arch/arm/mach-lpc32xx/include/mach/platform.h
10820 views
/*1* arch/arm/mach-lpc32xx/include/mach/platform.h2*3* Author: Kevin Wells <[email protected]>4*5* Copyright (C) 2010 NXP Semiconductors6*7* This program is free software; you can redistribute it and/or modify8* it under the terms of the GNU General Public License as published by9* the Free Software Foundation; either version 2 of the License, or10* (at your option) any later version.11*12* This program is distributed in the hope that it will be useful,13* but WITHOUT ANY WARRANTY; without even the implied warranty of14* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the15* GNU General Public License for more details.16*/1718#ifndef __ASM_ARCH_PLATFORM_H19#define __ASM_ARCH_PLATFORM_H2021#define _SBF(f, v) ((v) << (f))22#define _BIT(n) _SBF(n, 1)2324/*25* AHB 0 physical base addresses26*/27#define LPC32XX_SLC_BASE 0x2002000028#define LPC32XX_SSP0_BASE 0x2008400029#define LPC32XX_SPI1_BASE 0x2008800030#define LPC32XX_SSP1_BASE 0x2008C00031#define LPC32XX_SPI2_BASE 0x2009000032#define LPC32XX_I2S0_BASE 0x2009400033#define LPC32XX_SD_BASE 0x2009800034#define LPC32XX_I2S1_BASE 0x2009C00035#define LPC32XX_MLC_BASE 0x200A800036#define LPC32XX_AHB0_START LPC32XX_SLC_BASE37#define LPC32XX_AHB0_SIZE 0x000890003839/*40* AHB 1 physical base addresses41*/42#define LPC32XX_DMA_BASE 0x3100000043#define LPC32XX_USB_BASE 0x3102000044#define LPC32XX_USBH_BASE 0x3102000045#define LPC32XX_USB_OTG_BASE 0x3102000046#define LPC32XX_OTG_I2C_BASE 0x3102030047#define LPC32XX_LCD_BASE 0x3104000048#define LPC32XX_ETHERNET_BASE 0x3106000049#define LPC32XX_EMC_BASE 0x3108000050#define LPC32XX_ETB_CFG_BASE 0x310C000051#define LPC32XX_ETB_DATA_BASE 0x310E000052#define LPC32XX_AHB1_START LPC32XX_DMA_BASE53#define LPC32XX_AHB1_SIZE 0x000E10005455/*56* FAB physical base addresses57*/58#define LPC32XX_CLK_PM_BASE 0x4000400059#define LPC32XX_MIC_BASE 0x4000800060#define LPC32XX_SIC1_BASE 0x4000C00061#define LPC32XX_SIC2_BASE 0x4001000062#define LPC32XX_HS_UART1_BASE 0x4001400063#define LPC32XX_HS_UART2_BASE 0x4001800064#define LPC32XX_HS_UART7_BASE 0x4001C00065#define LPC32XX_RTC_BASE 0x4002400066#define LPC32XX_RTC_RAM_BASE 0x4002408067#define LPC32XX_GPIO_BASE 0x4002800068#define LPC32XX_PWM3_BASE 0x4002C00069#define LPC32XX_PWM4_BASE 0x4003000070#define LPC32XX_MSTIM_BASE 0x4003400071#define LPC32XX_HSTIM_BASE 0x4003800072#define LPC32XX_WDTIM_BASE 0x4003C00073#define LPC32XX_DEBUG_CTRL_BASE 0x4004000074#define LPC32XX_TIMER0_BASE 0x4004400075#define LPC32XX_ADC_BASE 0x4004800076#define LPC32XX_TIMER1_BASE 0x4004C00077#define LPC32XX_KSCAN_BASE 0x4005000078#define LPC32XX_UART_CTRL_BASE 0x4005400079#define LPC32XX_TIMER2_BASE 0x4005800080#define LPC32XX_PWM1_BASE 0x4005C00081#define LPC32XX_PWM2_BASE 0x4005C00482#define LPC32XX_TIMER3_BASE 0x400600008384/*85* APB physical base addresses86*/87#define LPC32XX_UART3_BASE 0x4008000088#define LPC32XX_UART4_BASE 0x4008800089#define LPC32XX_UART5_BASE 0x4009000090#define LPC32XX_UART6_BASE 0x4009800091#define LPC32XX_I2C1_BASE 0x400A000092#define LPC32XX_I2C2_BASE 0x400A80009394/*95* FAB and APB base and sizing96*/97#define LPC32XX_FABAPB_START LPC32XX_CLK_PM_BASE98#define LPC32XX_FABAPB_SIZE 0x000A500099100/*101* Internal memory bases and sizes102*/103#define LPC32XX_IRAM_BASE 0x08000000104#define LPC32XX_IROM_BASE 0x0C000000105106/*107* External Static Memory Bank Address Space Bases108*/109#define LPC32XX_EMC_CS0_BASE 0xE0000000110#define LPC32XX_EMC_CS1_BASE 0xE1000000111#define LPC32XX_EMC_CS2_BASE 0xE2000000112#define LPC32XX_EMC_CS3_BASE 0xE3000000113114/*115* External SDRAM Memory Bank Address Space Bases116*/117#define LPC32XX_EMC_DYCS0_BASE 0x80000000118#define LPC32XX_EMC_DYCS1_BASE 0xA0000000119120/*121* Clock and crystal information122*/123#define LPC32XX_MAIN_OSC_FREQ 13000000124#define LPC32XX_CLOCK_OSC_FREQ 32768125126/*127* Clock and Power control register offsets128*/129#define _PMREG(x) io_p2v(LPC32XX_CLK_PM_BASE +\130(x))131#define LPC32XX_CLKPWR_DEBUG_CTRL _PMREG(0x000)132#define LPC32XX_CLKPWR_BOOTMAP _PMREG(0x014)133#define LPC32XX_CLKPWR_P01_ER _PMREG(0x018)134#define LPC32XX_CLKPWR_USBCLK_PDIV _PMREG(0x01C)135#define LPC32XX_CLKPWR_INT_ER _PMREG(0x020)136#define LPC32XX_CLKPWR_INT_RS _PMREG(0x024)137#define LPC32XX_CLKPWR_INT_SR _PMREG(0x028)138#define LPC32XX_CLKPWR_INT_AP _PMREG(0x02C)139#define LPC32XX_CLKPWR_PIN_ER _PMREG(0x030)140#define LPC32XX_CLKPWR_PIN_RS _PMREG(0x034)141#define LPC32XX_CLKPWR_PIN_SR _PMREG(0x038)142#define LPC32XX_CLKPWR_PIN_AP _PMREG(0x03C)143#define LPC32XX_CLKPWR_HCLK_DIV _PMREG(0x040)144#define LPC32XX_CLKPWR_PWR_CTRL _PMREG(0x044)145#define LPC32XX_CLKPWR_PLL397_CTRL _PMREG(0x048)146#define LPC32XX_CLKPWR_MAIN_OSC_CTRL _PMREG(0x04C)147#define LPC32XX_CLKPWR_SYSCLK_CTRL _PMREG(0x050)148#define LPC32XX_CLKPWR_LCDCLK_CTRL _PMREG(0x054)149#define LPC32XX_CLKPWR_HCLKPLL_CTRL _PMREG(0x058)150#define LPC32XX_CLKPWR_ADC_CLK_CTRL_1 _PMREG(0x060)151#define LPC32XX_CLKPWR_USB_CTRL _PMREG(0x064)152#define LPC32XX_CLKPWR_SDRAMCLK_CTRL _PMREG(0x068)153#define LPC32XX_CLKPWR_DDR_LAP_NOM _PMREG(0x06C)154#define LPC32XX_CLKPWR_DDR_LAP_COUNT _PMREG(0x070)155#define LPC32XX_CLKPWR_DDR_LAP_DELAY _PMREG(0x074)156#define LPC32XX_CLKPWR_SSP_CLK_CTRL _PMREG(0x078)157#define LPC32XX_CLKPWR_I2S_CLK_CTRL _PMREG(0x07C)158#define LPC32XX_CLKPWR_MS_CTRL _PMREG(0x080)159#define LPC32XX_CLKPWR_MACCLK_CTRL _PMREG(0x090)160#define LPC32XX_CLKPWR_TEST_CLK_SEL _PMREG(0x0A4)161#define LPC32XX_CLKPWR_SFW_INT _PMREG(0x0A8)162#define LPC32XX_CLKPWR_I2C_CLK_CTRL _PMREG(0x0AC)163#define LPC32XX_CLKPWR_KEY_CLK_CTRL _PMREG(0x0B0)164#define LPC32XX_CLKPWR_ADC_CLK_CTRL _PMREG(0x0B4)165#define LPC32XX_CLKPWR_PWM_CLK_CTRL _PMREG(0x0B8)166#define LPC32XX_CLKPWR_TIMER_CLK_CTRL _PMREG(0x0BC)167#define LPC32XX_CLKPWR_TIMERS_PWMS_CLK_CTRL_1 _PMREG(0x0C0)168#define LPC32XX_CLKPWR_SPI_CLK_CTRL _PMREG(0x0C4)169#define LPC32XX_CLKPWR_NAND_CLK_CTRL _PMREG(0x0C8)170#define LPC32XX_CLKPWR_UART3_CLK_CTRL _PMREG(0x0D0)171#define LPC32XX_CLKPWR_UART4_CLK_CTRL _PMREG(0x0D4)172#define LPC32XX_CLKPWR_UART5_CLK_CTRL _PMREG(0x0D8)173#define LPC32XX_CLKPWR_UART6_CLK_CTRL _PMREG(0x0DC)174#define LPC32XX_CLKPWR_IRDA_CLK_CTRL _PMREG(0x0E0)175#define LPC32XX_CLKPWR_UART_CLK_CTRL _PMREG(0x0E4)176#define LPC32XX_CLKPWR_DMA_CLK_CTRL _PMREG(0x0E8)177#define LPC32XX_CLKPWR_AUTOCLOCK _PMREG(0x0EC)178#define LPC32XX_CLKPWR_DEVID(x) _PMREG(0x130 + (x))179180/*181* clkpwr_debug_ctrl register definitions182*/183#define LPC32XX_CLKPWR_VFP_CLOCK_ENABLE_BIT _BIT(4)184185/*186* clkpwr_bootmap register definitions187*/188#define LPC32XX_CLKPWR_BOOTMAP_SEL_BIT _BIT(1)189190/*191* clkpwr_start_gpio register bit definitions192*/193#define LPC32XX_CLKPWR_GPIOSRC_P1IO23_BIT _BIT(31)194#define LPC32XX_CLKPWR_GPIOSRC_P1IO22_BIT _BIT(30)195#define LPC32XX_CLKPWR_GPIOSRC_P1IO21_BIT _BIT(29)196#define LPC32XX_CLKPWR_GPIOSRC_P1IO20_BIT _BIT(28)197#define LPC32XX_CLKPWR_GPIOSRC_P1IO19_BIT _BIT(27)198#define LPC32XX_CLKPWR_GPIOSRC_P1IO18_BIT _BIT(26)199#define LPC32XX_CLKPWR_GPIOSRC_P1IO17_BIT _BIT(25)200#define LPC32XX_CLKPWR_GPIOSRC_P1IO16_BIT _BIT(24)201#define LPC32XX_CLKPWR_GPIOSRC_P1IO15_BIT _BIT(23)202#define LPC32XX_CLKPWR_GPIOSRC_P1IO14_BIT _BIT(22)203#define LPC32XX_CLKPWR_GPIOSRC_P1IO13_BIT _BIT(21)204#define LPC32XX_CLKPWR_GPIOSRC_P1IO12_BIT _BIT(20)205#define LPC32XX_CLKPWR_GPIOSRC_P1IO11_BIT _BIT(19)206#define LPC32XX_CLKPWR_GPIOSRC_P1IO10_BIT _BIT(18)207#define LPC32XX_CLKPWR_GPIOSRC_P1IO9_BIT _BIT(17)208#define LPC32XX_CLKPWR_GPIOSRC_P1IO8_BIT _BIT(16)209#define LPC32XX_CLKPWR_GPIOSRC_P1IO7_BIT _BIT(15)210#define LPC32XX_CLKPWR_GPIOSRC_P1IO6_BIT _BIT(14)211#define LPC32XX_CLKPWR_GPIOSRC_P1IO5_BIT _BIT(13)212#define LPC32XX_CLKPWR_GPIOSRC_P1IO4_BIT _BIT(12)213#define LPC32XX_CLKPWR_GPIOSRC_P1IO3_BIT _BIT(11)214#define LPC32XX_CLKPWR_GPIOSRC_P1IO2_BIT _BIT(10)215#define LPC32XX_CLKPWR_GPIOSRC_P1IO1_BIT _BIT(9)216#define LPC32XX_CLKPWR_GPIOSRC_P1IO0_BIT _BIT(8)217#define LPC32XX_CLKPWR_GPIOSRC_P0IO7_BIT _BIT(7)218#define LPC32XX_CLKPWR_GPIOSRC_P0IO6_BIT _BIT(6)219#define LPC32XX_CLKPWR_GPIOSRC_P0IO5_BIT _BIT(5)220#define LPC32XX_CLKPWR_GPIOSRC_P0IO4_BIT _BIT(4)221#define LPC32XX_CLKPWR_GPIOSRC_P0IO3_BIT _BIT(3)222#define LPC32XX_CLKPWR_GPIOSRC_P0IO2_BIT _BIT(2)223#define LPC32XX_CLKPWR_GPIOSRC_P0IO1_BIT _BIT(1)224#define LPC32XX_CLKPWR_GPIOSRC_P0IO0_BIT _BIT(0)225226/*227* clkpwr_usbclk_pdiv register definitions228*/229#define LPC32XX_CLKPWR_USBPDIV_PLL_MASK 0xF230231/*232* clkpwr_start_int, clkpwr_start_raw_sts_int, clkpwr_start_sts_int,233* clkpwr_start_pol_int, register bit definitions234*/235#define LPC32XX_CLKPWR_INTSRC_ADC_BIT _BIT(31)236#define LPC32XX_CLKPWR_INTSRC_TS_P_BIT _BIT(30)237#define LPC32XX_CLKPWR_INTSRC_TS_AUX_BIT _BIT(29)238#define LPC32XX_CLKPWR_INTSRC_USBAHNEEDCLK_BIT _BIT(26)239#define LPC32XX_CLKPWR_INTSRC_MSTIMER_BIT _BIT(25)240#define LPC32XX_CLKPWR_INTSRC_RTC_BIT _BIT(24)241#define LPC32XX_CLKPWR_INTSRC_USBNEEDCLK_BIT _BIT(23)242#define LPC32XX_CLKPWR_INTSRC_USB_BIT _BIT(22)243#define LPC32XX_CLKPWR_INTSRC_I2C_BIT _BIT(21)244#define LPC32XX_CLKPWR_INTSRC_USBOTGTIMER_BIT _BIT(20)245#define LPC32XX_CLKPWR_INTSRC_USBATXINT_BIT _BIT(19)246#define LPC32XX_CLKPWR_INTSRC_KEY_BIT _BIT(16)247#define LPC32XX_CLKPWR_INTSRC_MAC_BIT _BIT(7)248#define LPC32XX_CLKPWR_INTSRC_P0P1_BIT _BIT(6)249#define LPC32XX_CLKPWR_INTSRC_GPIO_05_BIT _BIT(5)250#define LPC32XX_CLKPWR_INTSRC_GPIO_04_BIT _BIT(4)251#define LPC32XX_CLKPWR_INTSRC_GPIO_03_BIT _BIT(3)252#define LPC32XX_CLKPWR_INTSRC_GPIO_02_BIT _BIT(2)253#define LPC32XX_CLKPWR_INTSRC_GPIO_01_BIT _BIT(1)254#define LPC32XX_CLKPWR_INTSRC_GPIO_00_BIT _BIT(0)255256/*257* clkpwr_start_pin, clkpwr_start_raw_sts_pin, clkpwr_start_sts_pin,258* clkpwr_start_pol_pin register bit definitions259*/260#define LPC32XX_CLKPWR_EXTSRC_U7_RX_BIT _BIT(31)261#define LPC32XX_CLKPWR_EXTSRC_U7_HCTS_BIT _BIT(30)262#define LPC32XX_CLKPWR_EXTSRC_U6_IRRX_BIT _BIT(28)263#define LPC32XX_CLKPWR_EXTSRC_U5_RX_BIT _BIT(26)264#define LPC32XX_CLKPWR_EXTSRC_GPI_28_BIT _BIT(25)265#define LPC32XX_CLKPWR_EXTSRC_U3_RX_BIT _BIT(24)266#define LPC32XX_CLKPWR_EXTSRC_U2_HCTS_BIT _BIT(23)267#define LPC32XX_CLKPWR_EXTSRC_U2_RX_BIT _BIT(22)268#define LPC32XX_CLKPWR_EXTSRC_U1_RX_BIT _BIT(21)269#define LPC32XX_CLKPWR_EXTSRC_MSDIO_INT_BIT _BIT(18)270#define LPC32XX_CLKPWR_EXTSRC_MSDIO_SRT_BIT _BIT(17)271#define LPC32XX_CLKPWR_EXTSRC_GPI_06_BIT _BIT(16)272#define LPC32XX_CLKPWR_EXTSRC_GPI_05_BIT _BIT(15)273#define LPC32XX_CLKPWR_EXTSRC_GPI_04_BIT _BIT(14)274#define LPC32XX_CLKPWR_EXTSRC_GPI_03_BIT _BIT(13)275#define LPC32XX_CLKPWR_EXTSRC_GPI_02_BIT _BIT(12)276#define LPC32XX_CLKPWR_EXTSRC_GPI_01_BIT _BIT(11)277#define LPC32XX_CLKPWR_EXTSRC_GPI_00_BIT _BIT(10)278#define LPC32XX_CLKPWR_EXTSRC_SYSCLKEN_BIT _BIT(9)279#define LPC32XX_CLKPWR_EXTSRC_SPI1_DATIN_BIT _BIT(8)280#define LPC32XX_CLKPWR_EXTSRC_GPI_07_BIT _BIT(7)281#define LPC32XX_CLKPWR_EXTSRC_SPI2_DATIN_BIT _BIT(6)282#define LPC32XX_CLKPWR_EXTSRC_GPI_19_BIT _BIT(5)283#define LPC32XX_CLKPWR_EXTSRC_GPI_09_BIT _BIT(4)284#define LPC32XX_CLKPWR_EXTSRC_GPI_08_BIT _BIT(3)285286/*287* clkpwr_hclk_div register definitions288*/289#define LPC32XX_CLKPWR_HCLKDIV_DDRCLK_STOP (0x0 << 7)290#define LPC32XX_CLKPWR_HCLKDIV_DDRCLK_NORM (0x1 << 7)291#define LPC32XX_CLKPWR_HCLKDIV_DDRCLK_HALF (0x2 << 7)292#define LPC32XX_CLKPWR_HCLKDIV_PCLK_DIV(n) (((n) & 0x1F) << 2)293#define LPC32XX_CLKPWR_HCLKDIV_DIV_2POW(n) ((n) & 0x3)294295/*296* clkpwr_pwr_ctrl register definitions297*/298#define LPC32XX_CLKPWR_CTRL_FORCE_PCLK _BIT(10)299#define LPC32XX_CLKPWR_SDRAM_SELF_RFSH _BIT(9)300#define LPC32XX_CLKPWR_UPD_SDRAM_SELF_RFSH _BIT(8)301#define LPC32XX_CLKPWR_AUTO_SDRAM_SELF_RFSH _BIT(7)302#define LPC32XX_CLKPWR_HIGHCORE_STATE_BIT _BIT(5)303#define LPC32XX_CLKPWR_SYSCLKEN_STATE_BIT _BIT(4)304#define LPC32XX_CLKPWR_SYSCLKEN_GPIO_EN _BIT(3)305#define LPC32XX_CLKPWR_SELECT_RUN_MODE _BIT(2)306#define LPC32XX_CLKPWR_HIGHCORE_GPIO_EN _BIT(1)307#define LPC32XX_CLKPWR_STOP_MODE_CTRL _BIT(0)308309/*310* clkpwr_pll397_ctrl register definitions311*/312#define LPC32XX_CLKPWR_PLL397_MSLOCK_STS _BIT(10)313#define LPC32XX_CLKPWR_PLL397_BYPASS _BIT(9)314#define LPC32XX_CLKPWR_PLL397_BIAS_NORM 0x000315#define LPC32XX_CLKPWR_PLL397_BIAS_N12_5 0x040316#define LPC32XX_CLKPWR_PLL397_BIAS_N25 0x080317#define LPC32XX_CLKPWR_PLL397_BIAS_N37_5 0x0C0318#define LPC32XX_CLKPWR_PLL397_BIAS_P12_5 0x100319#define LPC32XX_CLKPWR_PLL397_BIAS_P25 0x140320#define LPC32XX_CLKPWR_PLL397_BIAS_P37_5 0x180321#define LPC32XX_CLKPWR_PLL397_BIAS_P50 0x1C0322#define LPC32XX_CLKPWR_PLL397_BIAS_MASK 0x1C0323#define LPC32XX_CLKPWR_SYSCTRL_PLL397_DIS _BIT(1)324#define LPC32XX_CLKPWR_SYSCTRL_PLL397_STS _BIT(0)325326/*327* clkpwr_main_osc_ctrl register definitions328*/329#define LPC32XX_CLKPWR_MOSC_ADD_CAP(n) (((n) & 0x7F) << 2)330#define LPC32XX_CLKPWR_MOSC_CAP_MASK (0x7F << 2)331#define LPC32XX_CLKPWR_TEST_MODE _BIT(1)332#define LPC32XX_CLKPWR_MOSC_DISABLE _BIT(0)333334/*335* clkpwr_sysclk_ctrl register definitions336*/337#define LPC32XX_CLKPWR_SYSCTRL_BP_TRIG(n) (((n) & 0x3FF) << 2)338#define LPC32XX_CLKPWR_SYSCTRL_BP_MASK (0x3FF << 2)339#define LPC32XX_CLKPWR_SYSCTRL_USEPLL397 _BIT(1)340#define LPC32XX_CLKPWR_SYSCTRL_SYSCLKMUX _BIT(0)341342/*343* clkpwr_lcdclk_ctrl register definitions344*/345#define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_TFT12 0x000346#define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_TFT16 0x040347#define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_TFT15 0x080348#define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_TFT24 0x0C0349#define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_STN4M 0x100350#define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_STN8C 0x140351#define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_DSTN4M 0x180352#define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_DSTN8C 0x1C0353#define LPC32XX_CLKPWR_LCDCTRL_LCDTYPE_MSK 0x01C0354#define LPC32XX_CLKPWR_LCDCTRL_CLK_EN 0x020355#define LPC32XX_CLKPWR_LCDCTRL_SET_PSCALE(n) ((n - 1) & 0x1F)356#define LPC32XX_CLKPWR_LCDCTRL_PSCALE_MSK 0x001F357358/*359* clkpwr_hclkpll_ctrl register definitions360*/361#define LPC32XX_CLKPWR_HCLKPLL_POWER_UP _BIT(16)362#define LPC32XX_CLKPWR_HCLKPLL_CCO_BYPASS _BIT(15)363#define LPC32XX_CLKPWR_HCLKPLL_POSTDIV_BYPASS _BIT(14)364#define LPC32XX_CLKPWR_HCLKPLL_FDBK_SEL_FCLK _BIT(13)365#define LPC32XX_CLKPWR_HCLKPLL_POSTDIV_2POW(n) (((n) & 0x3) << 11)366#define LPC32XX_CLKPWR_HCLKPLL_PREDIV_PLUS1(n) (((n) & 0x3) << 9)367#define LPC32XX_CLKPWR_HCLKPLL_PLLM(n) (((n) & 0xFF) << 1)368#define LPC32XX_CLKPWR_HCLKPLL_PLL_STS _BIT(0)369370/*371* clkpwr_adc_clk_ctrl_1 register definitions372*/373#define LPC32XX_CLKPWR_ADCCTRL1_RTDIV(n) (((n) & 0xFF) << 0)374#define LPC32XX_CLKPWR_ADCCTRL1_PCLK_SEL _BIT(8)375376/*377* clkpwr_usb_ctrl register definitions378*/379#define LPC32XX_CLKPWR_USBCTRL_HCLK_EN _BIT(24)380#define LPC32XX_CLKPWR_USBCTRL_USBI2C_EN _BIT(23)381#define LPC32XX_CLKPWR_USBCTRL_USBDVND_EN _BIT(22)382#define LPC32XX_CLKPWR_USBCTRL_USBHSTND_EN _BIT(21)383#define LPC32XX_CLKPWR_USBCTRL_PU_ADD (0x0 << 19)384#define LPC32XX_CLKPWR_USBCTRL_BUS_KEEPER (0x1 << 19)385#define LPC32XX_CLKPWR_USBCTRL_PD_ADD (0x3 << 19)386#define LPC32XX_CLKPWR_USBCTRL_CLK_EN2 _BIT(18)387#define LPC32XX_CLKPWR_USBCTRL_CLK_EN1 _BIT(17)388#define LPC32XX_CLKPWR_USBCTRL_PLL_PWRUP _BIT(16)389#define LPC32XX_CLKPWR_USBCTRL_CCO_BYPASS _BIT(15)390#define LPC32XX_CLKPWR_USBCTRL_POSTDIV_BYPASS _BIT(14)391#define LPC32XX_CLKPWR_USBCTRL_FDBK_SEL_FCLK _BIT(13)392#define LPC32XX_CLKPWR_USBCTRL_POSTDIV_2POW(n) (((n) & 0x3) << 11)393#define LPC32XX_CLKPWR_USBCTRL_PREDIV_PLUS1(n) (((n) & 0x3) << 9)394#define LPC32XX_CLKPWR_USBCTRL_FDBK_PLUS1(n) (((n) & 0xFF) << 1)395#define LPC32XX_CLKPWR_USBCTRL_PLL_STS _BIT(0)396397/*398* clkpwr_sdramclk_ctrl register definitions399*/400#define LPC32XX_CLKPWR_SDRCLK_FASTSLEW_CLK _BIT(22)401#define LPC32XX_CLKPWR_SDRCLK_FASTSLEW _BIT(21)402#define LPC32XX_CLKPWR_SDRCLK_FASTSLEW_DAT _BIT(20)403#define LPC32XX_CLKPWR_SDRCLK_SW_DDR_RESET _BIT(19)404#define LPC32XX_CLKPWR_SDRCLK_HCLK_DLY(n) (((n) & 0x1F) << 14)405#define LPC32XX_CLKPWR_SDRCLK_DLY_ADDR_STS _BIT(13)406#define LPC32XX_CLKPWR_SDRCLK_SENS_FACT(n) (((n) & 0x7) << 10)407#define LPC32XX_CLKPWR_SDRCLK_USE_CAL _BIT(9)408#define LPC32XX_CLKPWR_SDRCLK_DO_CAL _BIT(8)409#define LPC32XX_CLKPWR_SDRCLK_CAL_ON_RTC _BIT(7)410#define LPC32XX_CLKPWR_SDRCLK_DQS_DLY(n) (((n) & 0x1F) << 2)411#define LPC32XX_CLKPWR_SDRCLK_USE_DDR _BIT(1)412#define LPC32XX_CLKPWR_SDRCLK_CLK_DIS _BIT(0)413414/*415* clkpwr_ssp_blk_ctrl register definitions416*/417#define LPC32XX_CLKPWR_SSPCTRL_DMA_SSP1RX _BIT(5)418#define LPC32XX_CLKPWR_SSPCTRL_DMA_SSP1TX _BIT(4)419#define LPC32XX_CLKPWR_SSPCTRL_DMA_SSP0RX _BIT(3)420#define LPC32XX_CLKPWR_SSPCTRL_DMA_SSP0TX _BIT(2)421#define LPC32XX_CLKPWR_SSPCTRL_SSPCLK1_EN _BIT(1)422#define LPC32XX_CLKPWR_SSPCTRL_SSPCLK0_EN _BIT(0)423424/*425* clkpwr_i2s_clk_ctrl register definitions426*/427#define LPC32XX_CLKPWR_I2SCTRL_I2S1_RX_FOR_TX _BIT(6)428#define LPC32XX_CLKPWR_I2SCTRL_I2S1_TX_FOR_RX _BIT(5)429#define LPC32XX_CLKPWR_I2SCTRL_I2S1_USE_DMA _BIT(4)430#define LPC32XX_CLKPWR_I2SCTRL_I2S0_RX_FOR_TX _BIT(3)431#define LPC32XX_CLKPWR_I2SCTRL_I2S0_TX_FOR_RX _BIT(2)432#define LPC32XX_CLKPWR_I2SCTRL_I2SCLK1_EN _BIT(1)433#define LPC32XX_CLKPWR_I2SCTRL_I2SCLK0_EN _BIT(0)434435/*436* clkpwr_ms_ctrl register definitions437*/438#define LPC32XX_CLKPWR_MSCARD_MSDIO_PIN_DIS _BIT(10)439#define LPC32XX_CLKPWR_MSCARD_MSDIO_PU_EN _BIT(9)440#define LPC32XX_CLKPWR_MSCARD_MSDIO23_DIS _BIT(8)441#define LPC32XX_CLKPWR_MSCARD_MSDIO1_DIS _BIT(7)442#define LPC32XX_CLKPWR_MSCARD_MSDIO0_DIS _BIT(6)443#define LPC32XX_CLKPWR_MSCARD_SDCARD_EN _BIT(5)444#define LPC32XX_CLKPWR_MSCARD_SDCARD_DIV(n) ((n) & 0xF)445446/*447* clkpwr_macclk_ctrl register definitions448*/449#define LPC32XX_CLKPWR_MACCTRL_NO_ENET_PIS 0x00450#define LPC32XX_CLKPWR_MACCTRL_USE_MII_PINS 0x08451#define LPC32XX_CLKPWR_MACCTRL_USE_RMII_PINS 0x18452#define LPC32XX_CLKPWR_MACCTRL_PINS_MSK 0x18453#define LPC32XX_CLKPWR_MACCTRL_DMACLK_EN _BIT(2)454#define LPC32XX_CLKPWR_MACCTRL_MMIOCLK_EN _BIT(1)455#define LPC32XX_CLKPWR_MACCTRL_HRCCLK_EN _BIT(0)456457/*458* clkpwr_test_clk_sel register definitions459*/460#define LPC32XX_CLKPWR_TESTCLK1_SEL_PERCLK (0x0 << 5)461#define LPC32XX_CLKPWR_TESTCLK1_SEL_RTC (0x1 << 5)462#define LPC32XX_CLKPWR_TESTCLK1_SEL_MOSC (0x2 << 5)463#define LPC32XX_CLKPWR_TESTCLK1_SEL_MASK (0x3 << 5)464#define LPC32XX_CLKPWR_TESTCLK_TESTCLK1_EN _BIT(4)465#define LPC32XX_CLKPWR_TESTCLK2_SEL_HCLK (0x0 << 1)466#define LPC32XX_CLKPWR_TESTCLK2_SEL_PERCLK (0x1 << 1)467#define LPC32XX_CLKPWR_TESTCLK2_SEL_USBCLK (0x2 << 1)468#define LPC32XX_CLKPWR_TESTCLK2_SEL_MOSC (0x5 << 1)469#define LPC32XX_CLKPWR_TESTCLK2_SEL_PLL397 (0x7 << 1)470#define LPC32XX_CLKPWR_TESTCLK2_SEL_MASK (0x7 << 1)471#define LPC32XX_CLKPWR_TESTCLK_TESTCLK2_EN _BIT(0)472473/*474* clkpwr_sw_int register definitions475*/476#define LPC32XX_CLKPWR_SW_INT(n) (_BIT(0) | (((n) & 0x7F) << 1))477#define LPC32XX_CLKPWR_SW_GET_ARG(n) (((n) & 0xFE) >> 1)478479/*480* clkpwr_i2c_clk_ctrl register definitions481*/482#define LPC32XX_CLKPWR_I2CCLK_USBI2CHI_DRIVE _BIT(4)483#define LPC32XX_CLKPWR_I2CCLK_I2C2HI_DRIVE _BIT(3)484#define LPC32XX_CLKPWR_I2CCLK_I2C1HI_DRIVE _BIT(2)485#define LPC32XX_CLKPWR_I2CCLK_I2C2CLK_EN _BIT(1)486#define LPC32XX_CLKPWR_I2CCLK_I2C1CLK_EN _BIT(0)487488/*489* clkpwr_key_clk_ctrl register definitions490*/491#define LPC32XX_CLKPWR_KEYCLKCTRL_CLK_EN 0x1492493/*494* clkpwr_adc_clk_ctrl register definitions495*/496#define LPC32XX_CLKPWR_ADC32CLKCTRL_CLK_EN 0x1497498/*499* clkpwr_pwm_clk_ctrl register definitions500*/501#define LPC32XX_CLKPWR_PWMCLK_PWM2_DIV(n) (((n) & 0xF) << 8)502#define LPC32XX_CLKPWR_PWMCLK_PWM1_DIV(n) (((n) & 0xF) << 4)503#define LPC32XX_CLKPWR_PWMCLK_PWM2SEL_PCLK 0x8504#define LPC32XX_CLKPWR_PWMCLK_PWM2CLK_EN 0x4505#define LPC32XX_CLKPWR_PWMCLK_PWM1SEL_PCLK 0x2506#define LPC32XX_CLKPWR_PWMCLK_PWM1CLK_EN 0x1507508/*509* clkpwr_timer_clk_ctrl register definitions510*/511#define LPC32XX_CLKPWR_PWMCLK_HSTIMER_EN 0x2512#define LPC32XX_CLKPWR_PWMCLK_WDOG_EN 0x1513514/*515* clkpwr_timers_pwms_clk_ctrl_1 register definitions516*/517#define LPC32XX_CLKPWR_TMRPWMCLK_TIMER3_EN 0x20518#define LPC32XX_CLKPWR_TMRPWMCLK_TIMER2_EN 0x10519#define LPC32XX_CLKPWR_TMRPWMCLK_TIMER1_EN 0x08520#define LPC32XX_CLKPWR_TMRPWMCLK_TIMER0_EN 0x04521#define LPC32XX_CLKPWR_TMRPWMCLK_PWM4_EN 0x02522#define LPC32XX_CLKPWR_TMRPWMCLK_PWM3_EN 0x01523524/*525* clkpwr_spi_clk_ctrl register definitions526*/527#define LPC32XX_CLKPWR_SPICLK_SET_SPI2DATIO 0x80528#define LPC32XX_CLKPWR_SPICLK_SET_SPI2CLK 0x40529#define LPC32XX_CLKPWR_SPICLK_USE_SPI2 0x20530#define LPC32XX_CLKPWR_SPICLK_SPI2CLK_EN 0x10531#define LPC32XX_CLKPWR_SPICLK_SET_SPI1DATIO 0x08532#define LPC32XX_CLKPWR_SPICLK_SET_SPI1CLK 0x04533#define LPC32XX_CLKPWR_SPICLK_USE_SPI1 0x02534#define LPC32XX_CLKPWR_SPICLK_SPI1CLK_EN 0x01535536/*537* clkpwr_nand_clk_ctrl register definitions538*/539#define LPC32XX_CLKPWR_NANDCLK_INTSEL_MLC 0x20540#define LPC32XX_CLKPWR_NANDCLK_DMA_RNB 0x10541#define LPC32XX_CLKPWR_NANDCLK_DMA_INT 0x08542#define LPC32XX_CLKPWR_NANDCLK_SEL_SLC 0x04543#define LPC32XX_CLKPWR_NANDCLK_MLCCLK_EN 0x02544#define LPC32XX_CLKPWR_NANDCLK_SLCCLK_EN 0x01545546/*547* clkpwr_uart3_clk_ctrl, clkpwr_uart4_clk_ctrl, clkpwr_uart5_clk_ctrl548* and clkpwr_uart6_clk_ctrl register definitions549*/550#define LPC32XX_CLKPWR_UART_Y_DIV(y) ((y) & 0xFF)551#define LPC32XX_CLKPWR_UART_X_DIV(x) (((x) & 0xFF) << 8)552#define LPC32XX_CLKPWR_UART_USE_HCLK _BIT(16)553554/*555* clkpwr_irda_clk_ctrl register definitions556*/557#define LPC32XX_CLKPWR_IRDA_Y_DIV(y) ((y) & 0xFF)558#define LPC32XX_CLKPWR_IRDA_X_DIV(x) (((x) & 0xFF) << 8)559560/*561* clkpwr_uart_clk_ctrl register definitions562*/563#define LPC32XX_CLKPWR_UARTCLKCTRL_UART6_EN _BIT(3)564#define LPC32XX_CLKPWR_UARTCLKCTRL_UART5_EN _BIT(2)565#define LPC32XX_CLKPWR_UARTCLKCTRL_UART4_EN _BIT(1)566#define LPC32XX_CLKPWR_UARTCLKCTRL_UART3_EN _BIT(0)567568/*569* clkpwr_dmaclk_ctrl register definitions570*/571#define LPC32XX_CLKPWR_DMACLKCTRL_CLK_EN 0x1572573/*574* clkpwr_autoclock register definitions575*/576#define LPC32XX_CLKPWR_AUTOCLK_USB_EN 0x40577#define LPC32XX_CLKPWR_AUTOCLK_IRAM_EN 0x02578#define LPC32XX_CLKPWR_AUTOCLK_IROM_EN 0x01579580/*581* Interrupt controller register offsets582*/583#define LPC32XX_INTC_MASK(x) io_p2v((x) + 0x00)584#define LPC32XX_INTC_RAW_STAT(x) io_p2v((x) + 0x04)585#define LPC32XX_INTC_STAT(x) io_p2v((x) + 0x08)586#define LPC32XX_INTC_POLAR(x) io_p2v((x) + 0x0C)587#define LPC32XX_INTC_ACT_TYPE(x) io_p2v((x) + 0x10)588#define LPC32XX_INTC_TYPE(x) io_p2v((x) + 0x14)589590/*591* Timer/counter register offsets592*/593#define LCP32XX_TIMER_IR(x) io_p2v((x) + 0x00)594#define LCP32XX_TIMER_TCR(x) io_p2v((x) + 0x04)595#define LCP32XX_TIMER_TC(x) io_p2v((x) + 0x08)596#define LCP32XX_TIMER_PR(x) io_p2v((x) + 0x0C)597#define LCP32XX_TIMER_PC(x) io_p2v((x) + 0x10)598#define LCP32XX_TIMER_MCR(x) io_p2v((x) + 0x14)599#define LCP32XX_TIMER_MR0(x) io_p2v((x) + 0x18)600#define LCP32XX_TIMER_MR1(x) io_p2v((x) + 0x1C)601#define LCP32XX_TIMER_MR2(x) io_p2v((x) + 0x20)602#define LCP32XX_TIMER_MR3(x) io_p2v((x) + 0x24)603#define LCP32XX_TIMER_CCR(x) io_p2v((x) + 0x28)604#define LCP32XX_TIMER_CR0(x) io_p2v((x) + 0x2C)605#define LCP32XX_TIMER_CR1(x) io_p2v((x) + 0x30)606#define LCP32XX_TIMER_CR2(x) io_p2v((x) + 0x34)607#define LCP32XX_TIMER_CR3(x) io_p2v((x) + 0x38)608#define LCP32XX_TIMER_EMR(x) io_p2v((x) + 0x3C)609#define LCP32XX_TIMER_CTCR(x) io_p2v((x) + 0x70)610611/*612* ir register definitions613*/614#define LCP32XX_TIMER_CNTR_MTCH_BIT(n) (1 << ((n) & 0x3))615#define LCP32XX_TIMER_CNTR_CAPT_BIT(n) (1 << (4 + ((n) & 0x3)))616617/*618* tcr register definitions619*/620#define LCP32XX_TIMER_CNTR_TCR_EN 0x1621#define LCP32XX_TIMER_CNTR_TCR_RESET 0x2622623/*624* mcr register definitions625*/626#define LCP32XX_TIMER_CNTR_MCR_MTCH(n) (0x1 << ((n) * 3))627#define LCP32XX_TIMER_CNTR_MCR_RESET(n) (0x1 << (((n) * 3) + 1))628#define LCP32XX_TIMER_CNTR_MCR_STOP(n) (0x1 << (((n) * 3) + 2))629630/*631* Standard UART register offsets632*/633#define LPC32XX_UART_DLL_FIFO(x) io_p2v((x) + 0x00)634#define LPC32XX_UART_DLM_IER(x) io_p2v((x) + 0x04)635#define LPC32XX_UART_IIR_FCR(x) io_p2v((x) + 0x08)636#define LPC32XX_UART_LCR(x) io_p2v((x) + 0x0C)637#define LPC32XX_UART_MODEM_CTRL(x) io_p2v((x) + 0x10)638#define LPC32XX_UART_LSR(x) io_p2v((x) + 0x14)639#define LPC32XX_UART_MODEM_STATUS(x) io_p2v((x) + 0x18)640#define LPC32XX_UART_RXLEV(x) io_p2v((x) + 0x1C)641642/*643* UART control structure offsets644*/645#define _UCREG(x) io_p2v(\646LPC32XX_UART_CTRL_BASE + (x))647#define LPC32XX_UARTCTL_CTRL _UCREG(0x00)648#define LPC32XX_UARTCTL_CLKMODE _UCREG(0x04)649#define LPC32XX_UARTCTL_CLOOP _UCREG(0x08)650651/*652* ctrl register definitions653*/654#define LPC32XX_UART_U3_MD_CTRL_EN _BIT(11)655#define LPC32XX_UART_IRRX6_INV_EN _BIT(10)656#define LPC32XX_UART_HDPX_EN _BIT(9)657#define LPC32XX_UART_UART6_IRDAMOD_BYPASS _BIT(5)658#define LPC32XX_RT_IRTX6_INV_EN _BIT(4)659#define LPC32XX_RT_IRTX6_INV_MIR_EN _BIT(3)660#define LPC32XX_RT_RX_IRPULSE_3_16_115K _BIT(2)661#define LPC32XX_RT_TX_IRPULSE_3_16_115K _BIT(1)662#define LPC32XX_UART_U5_ROUTE_TO_USB _BIT(0)663664/*665* clkmode register definitions666*/667#define LPC32XX_UART_ENABLED_CLOCKS(n) (((n) >> 16) & 0x7F)668#define LPC32XX_UART_ENABLED_CLOCK(n, u) (((n) >> (16 + (u))) & 0x1)669#define LPC32XX_UART_ENABLED_CLKS_ANY _BIT(14)670#define LPC32XX_UART_CLKMODE_OFF 0x0671#define LPC32XX_UART_CLKMODE_ON 0x1672#define LPC32XX_UART_CLKMODE_AUTO 0x2673#define LPC32XX_UART_CLKMODE_MASK(u) (0x3 << ((((u) - 3) * 2) + 4))674#define LPC32XX_UART_CLKMODE_LOAD(m, u) ((m) << ((((u) - 3) * 2) + 4))675676/*677* GPIO Module Register offsets678*/679#define _GPREG(x) io_p2v(LPC32XX_GPIO_BASE + (x))680#define LPC32XX_GPIO_P_MUX_SET _GPREG(0x100)681#define LPC32XX_GPIO_P_MUX_CLR _GPREG(0x104)682#define LPC32XX_GPIO_P_MUX_STATE _GPREG(0x108)683#define LPC32XX_GPIO_P3_MUX_SET _GPREG(0x110)684#define LPC32XX_GPIO_P3_MUX_CLR _GPREG(0x114)685#define LPC32XX_GPIO_P3_MUX_STATE _GPREG(0x118)686#define LPC32XX_GPIO_P0_MUX_SET _GPREG(0x120)687#define LPC32XX_GPIO_P0_MUX_CLR _GPREG(0x124)688#define LPC32XX_GPIO_P0_MUX_STATE _GPREG(0x128)689#define LPC32XX_GPIO_P1_MUX_SET _GPREG(0x130)690#define LPC32XX_GPIO_P1_MUX_CLR _GPREG(0x134)691#define LPC32XX_GPIO_P1_MUX_STATE _GPREG(0x138)692693#endif694695696