Path: blob/master/arch/arm/mach-mx5/board-mx50_rdp.c
10817 views
/*1* Copyright (C) 2010 Freescale Semiconductor, Inc. All Rights Reserved.2*/34/*5* This program is free software; you can redistribute it and/or modify6* it under the terms of the GNU General Public License as published by7* the Free Software Foundation; either version 2 of the License, or8* (at your option) any later version.910* This program is distributed in the hope that it will be useful,11* but WITHOUT ANY WARRANTY; without even the implied warranty of12* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the13* GNU General Public License for more details.1415* You should have received a copy of the GNU General Public License along16* with this program; if not, write to the Free Software Foundation, Inc.,17* 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.18*/1920#include <linux/init.h>21#include <linux/platform_device.h>22#include <linux/gpio.h>23#include <linux/delay.h>24#include <linux/io.h>2526#include <mach/common.h>27#include <mach/hardware.h>28#include <mach/iomux-mx50.h>2930#include <asm/irq.h>31#include <asm/setup.h>32#include <asm/mach-types.h>33#include <asm/mach/arch.h>34#include <asm/mach/time.h>3536#include "devices-imx50.h"3738#define FEC_EN IMX_GPIO_NR(6, 23)39#define FEC_RESET_B IMX_GPIO_NR(4, 12)4041static iomux_v3_cfg_t mx50_rdp_pads[] __initdata = {42/* SD1 */43MX50_PAD_ECSPI2_SS0__GPIO_4_19,44MX50_PAD_EIM_CRE__GPIO_1_27,45MX50_PAD_SD1_CMD__SD1_CMD,4647MX50_PAD_SD1_CLK__SD1_CLK,48MX50_PAD_SD1_D0__SD1_D0,49MX50_PAD_SD1_D1__SD1_D1,50MX50_PAD_SD1_D2__SD1_D2,51MX50_PAD_SD1_D3__SD1_D3,5253/* SD2 */54MX50_PAD_SD2_CD__GPIO_5_17,55MX50_PAD_SD2_WP__GPIO_5_16,56MX50_PAD_SD2_CMD__SD2_CMD,57MX50_PAD_SD2_CLK__SD2_CLK,58MX50_PAD_SD2_D0__SD2_D0,59MX50_PAD_SD2_D1__SD2_D1,60MX50_PAD_SD2_D2__SD2_D2,61MX50_PAD_SD2_D3__SD2_D3,62MX50_PAD_SD2_D4__SD2_D4,63MX50_PAD_SD2_D5__SD2_D5,64MX50_PAD_SD2_D6__SD2_D6,65MX50_PAD_SD2_D7__SD2_D7,6667/* SD3 */68MX50_PAD_SD3_CMD__SD3_CMD,69MX50_PAD_SD3_CLK__SD3_CLK,70MX50_PAD_SD3_D0__SD3_D0,71MX50_PAD_SD3_D1__SD3_D1,72MX50_PAD_SD3_D2__SD3_D2,73MX50_PAD_SD3_D3__SD3_D3,74MX50_PAD_SD3_D4__SD3_D4,75MX50_PAD_SD3_D5__SD3_D5,76MX50_PAD_SD3_D6__SD3_D6,77MX50_PAD_SD3_D7__SD3_D7,7879/* PWR_INT */80MX50_PAD_ECSPI2_MISO__GPIO_4_18,8182/* UART pad setting */83MX50_PAD_UART1_TXD__UART1_TXD,84MX50_PAD_UART1_RXD__UART1_RXD,85MX50_PAD_UART1_RTS__UART1_RTS,86MX50_PAD_UART2_TXD__UART2_TXD,87MX50_PAD_UART2_RXD__UART2_RXD,88MX50_PAD_UART2_CTS__UART2_CTS,89MX50_PAD_UART2_RTS__UART2_RTS,9091MX50_PAD_I2C1_SCL__I2C1_SCL,92MX50_PAD_I2C1_SDA__I2C1_SDA,93MX50_PAD_I2C2_SCL__I2C2_SCL,94MX50_PAD_I2C2_SDA__I2C2_SDA,9596MX50_PAD_EPITO__USBH1_PWR,97/* Need to comment below line if98* one needs to debug owire.99*/100MX50_PAD_OWIRE__USBH1_OC,101/* using gpio to control otg pwr */102MX50_PAD_PWM2__GPIO_6_25,103MX50_PAD_I2C3_SCL__USBOTG_OC,104105MX50_PAD_SSI_RXC__FEC_MDIO,106MX50_PAD_SSI_RXFS__FEC_MDC,107MX50_PAD_DISP_D0__FEC_TXCLK,108MX50_PAD_DISP_D1__FEC_RX_ER,109MX50_PAD_DISP_D2__FEC_RX_DV,110MX50_PAD_DISP_D3__FEC_RXD1,111MX50_PAD_DISP_D4__FEC_RXD0,112MX50_PAD_DISP_D5__FEC_TX_EN,113MX50_PAD_DISP_D6__FEC_TXD1,114MX50_PAD_DISP_D7__FEC_TXD0,115MX50_PAD_I2C3_SDA__GPIO_6_23,116MX50_PAD_ECSPI1_SCLK__GPIO_4_12,117118MX50_PAD_CSPI_SS0__CSPI_SS0,119MX50_PAD_ECSPI1_MOSI__CSPI_SS1,120MX50_PAD_CSPI_MOSI__CSPI_MOSI,121MX50_PAD_CSPI_MISO__CSPI_MISO,122123/* SGTL500_OSC_EN */124MX50_PAD_UART1_CTS__GPIO_6_8,125126/* SGTL_AMP_SHDN */127MX50_PAD_UART3_RXD__GPIO_6_15,128129/* Keypad */130MX50_PAD_KEY_COL0__KEY_COL0,131MX50_PAD_KEY_ROW0__KEY_ROW0,132MX50_PAD_KEY_COL1__KEY_COL1,133MX50_PAD_KEY_ROW1__KEY_ROW1,134MX50_PAD_KEY_COL2__KEY_COL2,135MX50_PAD_KEY_ROW2__KEY_ROW2,136MX50_PAD_KEY_COL3__KEY_COL3,137MX50_PAD_KEY_ROW3__KEY_ROW3,138MX50_PAD_EIM_DA0__KEY_COL4,139MX50_PAD_EIM_DA1__KEY_ROW4,140MX50_PAD_EIM_DA2__KEY_COL5,141MX50_PAD_EIM_DA3__KEY_ROW5,142MX50_PAD_EIM_DA4__KEY_COL6,143MX50_PAD_EIM_DA5__KEY_ROW6,144MX50_PAD_EIM_DA6__KEY_COL7,145MX50_PAD_EIM_DA7__KEY_ROW7,146/*EIM pads */147MX50_PAD_EIM_DA8__GPIO_1_8,148MX50_PAD_EIM_DA9__GPIO_1_9,149MX50_PAD_EIM_DA10__GPIO_1_10,150MX50_PAD_EIM_DA11__GPIO_1_11,151MX50_PAD_EIM_DA12__GPIO_1_12,152MX50_PAD_EIM_DA13__GPIO_1_13,153MX50_PAD_EIM_DA14__GPIO_1_14,154MX50_PAD_EIM_DA15__GPIO_1_15,155MX50_PAD_EIM_CS2__GPIO_1_16,156MX50_PAD_EIM_CS1__GPIO_1_17,157MX50_PAD_EIM_CS0__GPIO_1_18,158MX50_PAD_EIM_EB0__GPIO_1_19,159MX50_PAD_EIM_EB1__GPIO_1_20,160MX50_PAD_EIM_WAIT__GPIO_1_21,161MX50_PAD_EIM_BCLK__GPIO_1_22,162MX50_PAD_EIM_RDY__GPIO_1_23,163MX50_PAD_EIM_OE__GPIO_1_24,164};165166/* Serial ports */167static const struct imxuart_platform_data uart_pdata __initconst = {168.flags = IMXUART_HAVE_RTSCTS,169};170171static const struct fec_platform_data fec_data __initconst = {172.phy = PHY_INTERFACE_MODE_RMII,173};174175static inline void mx50_rdp_fec_reset(void)176{177gpio_request(FEC_EN, "fec-en");178gpio_direction_output(FEC_EN, 0);179gpio_request(FEC_RESET_B, "fec-reset_b");180gpio_direction_output(FEC_RESET_B, 0);181msleep(1);182gpio_set_value(FEC_RESET_B, 1);183}184185static const struct imxi2c_platform_data i2c_data __initconst = {186.bitrate = 100000,187};188189/*190* Board specific initialization.191*/192static void __init mx50_rdp_board_init(void)193{194mxc_iomux_v3_setup_multiple_pads(mx50_rdp_pads,195ARRAY_SIZE(mx50_rdp_pads));196197imx50_add_imx_uart(0, &uart_pdata);198imx50_add_imx_uart(1, &uart_pdata);199mx50_rdp_fec_reset();200imx50_add_fec(&fec_data);201imx50_add_imx_i2c(0, &i2c_data);202imx50_add_imx_i2c(1, &i2c_data);203imx50_add_imx_i2c(2, &i2c_data);204}205206static void __init mx50_rdp_timer_init(void)207{208mx50_clocks_init(32768, 24000000, 22579200);209}210211static struct sys_timer mx50_rdp_timer = {212.init = mx50_rdp_timer_init,213};214215MACHINE_START(MX50_RDP, "Freescale MX50 Reference Design Platform")216.map_io = mx50_map_io,217.init_early = imx50_init_early,218.init_irq = mx50_init_irq,219.timer = &mx50_rdp_timer,220.init_machine = mx50_rdp_board_init,221MACHINE_END222223224