Path: blob/master/arch/arm/mach-mx5/board-mx51_babbage.c
10817 views
/*1* Copyright 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.2* Copyright (C) 2009-2010 Amit Kucheria <[email protected]>3*4* The code contained herein is licensed under the GNU General Public5* License. You may obtain a copy of the GNU General Public License6* Version 2 or later at the following locations:7*8* http://www.opensource.org/licenses/gpl-license.html9* http://www.gnu.org/copyleft/gpl.html10*/1112#include <linux/init.h>13#include <linux/platform_device.h>14#include <linux/i2c.h>15#include <linux/gpio.h>16#include <linux/delay.h>17#include <linux/io.h>18#include <linux/input.h>19#include <linux/spi/flash.h>20#include <linux/spi/spi.h>2122#include <mach/common.h>23#include <mach/hardware.h>24#include <mach/iomux-mx51.h>2526#include <asm/irq.h>27#include <asm/setup.h>28#include <asm/mach-types.h>29#include <asm/mach/arch.h>30#include <asm/mach/time.h>3132#include "devices-imx51.h"33#include "devices.h"34#include "cpu_op-mx51.h"3536#define BABBAGE_USB_HUB_RESET IMX_GPIO_NR(1, 7)37#define BABBAGE_USBH1_STP IMX_GPIO_NR(1, 27)38#define BABBAGE_PHY_RESET IMX_GPIO_NR(2, 5)39#define BABBAGE_FEC_PHY_RESET IMX_GPIO_NR(2, 14)40#define BABBAGE_POWER_KEY IMX_GPIO_NR(2, 21)41#define BABBAGE_ECSPI1_CS0 IMX_GPIO_NR(4, 24)42#define BABBAGE_ECSPI1_CS1 IMX_GPIO_NR(4, 25)4344/* USB_CTRL_1 */45#define MX51_USB_CTRL_1_OFFSET 0x1046#define MX51_USB_CTRL_UH1_EXT_CLK_EN (1 << 25)4748#define MX51_USB_PLLDIV_12_MHZ 0x0049#define MX51_USB_PLL_DIV_19_2_MHZ 0x0150#define MX51_USB_PLL_DIV_24_MHZ 0x025152static struct gpio_keys_button babbage_buttons[] = {53{54.gpio = BABBAGE_POWER_KEY,55.code = BTN_0,56.desc = "PWR",57.active_low = 1,58.wakeup = 1,59},60};6162static const struct gpio_keys_platform_data imx_button_data __initconst = {63.buttons = babbage_buttons,64.nbuttons = ARRAY_SIZE(babbage_buttons),65};6667static iomux_v3_cfg_t mx51babbage_pads[] = {68/* UART1 */69MX51_PAD_UART1_RXD__UART1_RXD,70MX51_PAD_UART1_TXD__UART1_TXD,71MX51_PAD_UART1_RTS__UART1_RTS,72MX51_PAD_UART1_CTS__UART1_CTS,7374/* UART2 */75MX51_PAD_UART2_RXD__UART2_RXD,76MX51_PAD_UART2_TXD__UART2_TXD,7778/* UART3 */79MX51_PAD_EIM_D25__UART3_RXD,80MX51_PAD_EIM_D26__UART3_TXD,81MX51_PAD_EIM_D27__UART3_RTS,82MX51_PAD_EIM_D24__UART3_CTS,8384/* I2C1 */85MX51_PAD_EIM_D16__I2C1_SDA,86MX51_PAD_EIM_D19__I2C1_SCL,8788/* I2C2 */89MX51_PAD_KEY_COL4__I2C2_SCL,90MX51_PAD_KEY_COL5__I2C2_SDA,9192/* HSI2C */93MX51_PAD_I2C1_CLK__I2C1_CLK,94MX51_PAD_I2C1_DAT__I2C1_DAT,9596/* USB HOST1 */97MX51_PAD_USBH1_CLK__USBH1_CLK,98MX51_PAD_USBH1_DIR__USBH1_DIR,99MX51_PAD_USBH1_NXT__USBH1_NXT,100MX51_PAD_USBH1_DATA0__USBH1_DATA0,101MX51_PAD_USBH1_DATA1__USBH1_DATA1,102MX51_PAD_USBH1_DATA2__USBH1_DATA2,103MX51_PAD_USBH1_DATA3__USBH1_DATA3,104MX51_PAD_USBH1_DATA4__USBH1_DATA4,105MX51_PAD_USBH1_DATA5__USBH1_DATA5,106MX51_PAD_USBH1_DATA6__USBH1_DATA6,107MX51_PAD_USBH1_DATA7__USBH1_DATA7,108109/* USB HUB reset line*/110MX51_PAD_GPIO1_7__GPIO1_7,111112/* FEC */113MX51_PAD_EIM_EB2__FEC_MDIO,114MX51_PAD_EIM_EB3__FEC_RDATA1,115MX51_PAD_EIM_CS2__FEC_RDATA2,116MX51_PAD_EIM_CS3__FEC_RDATA3,117MX51_PAD_EIM_CS4__FEC_RX_ER,118MX51_PAD_EIM_CS5__FEC_CRS,119MX51_PAD_NANDF_RB2__FEC_COL,120MX51_PAD_NANDF_RB3__FEC_RX_CLK,121MX51_PAD_NANDF_D9__FEC_RDATA0,122MX51_PAD_NANDF_D8__FEC_TDATA0,123MX51_PAD_NANDF_CS2__FEC_TX_ER,124MX51_PAD_NANDF_CS3__FEC_MDC,125MX51_PAD_NANDF_CS4__FEC_TDATA1,126MX51_PAD_NANDF_CS5__FEC_TDATA2,127MX51_PAD_NANDF_CS6__FEC_TDATA3,128MX51_PAD_NANDF_CS7__FEC_TX_EN,129MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK,130131/* FEC PHY reset line */132MX51_PAD_EIM_A20__GPIO2_14,133134/* SD 1 */135MX51_PAD_SD1_CMD__SD1_CMD,136MX51_PAD_SD1_CLK__SD1_CLK,137MX51_PAD_SD1_DATA0__SD1_DATA0,138MX51_PAD_SD1_DATA1__SD1_DATA1,139MX51_PAD_SD1_DATA2__SD1_DATA2,140MX51_PAD_SD1_DATA3__SD1_DATA3,141142/* SD 2 */143MX51_PAD_SD2_CMD__SD2_CMD,144MX51_PAD_SD2_CLK__SD2_CLK,145MX51_PAD_SD2_DATA0__SD2_DATA0,146MX51_PAD_SD2_DATA1__SD2_DATA1,147MX51_PAD_SD2_DATA2__SD2_DATA2,148MX51_PAD_SD2_DATA3__SD2_DATA3,149150/* eCSPI1 */151MX51_PAD_CSPI1_MISO__ECSPI1_MISO,152MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI,153MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK,154MX51_PAD_CSPI1_SS0__GPIO4_24,155MX51_PAD_CSPI1_SS1__GPIO4_25,156};157158/* Serial ports */159static const struct imxuart_platform_data uart_pdata __initconst = {160.flags = IMXUART_HAVE_RTSCTS,161};162163static const struct imxi2c_platform_data babbage_i2c_data __initconst = {164.bitrate = 100000,165};166167static struct imxi2c_platform_data babbage_hsi2c_data = {168.bitrate = 400000,169};170171static int gpio_usbh1_active(void)172{173iomux_v3_cfg_t usbh1stp_gpio = MX51_PAD_USBH1_STP__GPIO1_27;174iomux_v3_cfg_t phyreset_gpio = MX51_PAD_EIM_D21__GPIO2_5;175int ret;176177/* Set USBH1_STP to GPIO and toggle it */178mxc_iomux_v3_setup_pad(usbh1stp_gpio);179ret = gpio_request(BABBAGE_USBH1_STP, "usbh1_stp");180181if (ret) {182pr_debug("failed to get MX51_PAD_USBH1_STP__GPIO_1_27: %d\n", ret);183return ret;184}185gpio_direction_output(BABBAGE_USBH1_STP, 0);186gpio_set_value(BABBAGE_USBH1_STP, 1);187msleep(100);188gpio_free(BABBAGE_USBH1_STP);189190/* De-assert USB PHY RESETB */191mxc_iomux_v3_setup_pad(phyreset_gpio);192ret = gpio_request(BABBAGE_PHY_RESET, "phy_reset");193194if (ret) {195pr_debug("failed to get MX51_PAD_EIM_D21__GPIO_2_5: %d\n", ret);196return ret;197}198gpio_direction_output(BABBAGE_PHY_RESET, 1);199return 0;200}201202static inline void babbage_usbhub_reset(void)203{204int ret;205206/* Reset USB hub */207ret = gpio_request_one(BABBAGE_USB_HUB_RESET,208GPIOF_OUT_INIT_LOW, "GPIO1_7");209if (ret) {210printk(KERN_ERR"failed to get GPIO_USB_HUB_RESET: %d\n", ret);211return;212}213214msleep(2);215/* Deassert reset */216gpio_set_value(BABBAGE_USB_HUB_RESET, 1);217}218219static inline void babbage_fec_reset(void)220{221int ret;222223/* reset FEC PHY */224ret = gpio_request_one(BABBAGE_FEC_PHY_RESET,225GPIOF_OUT_INIT_LOW, "fec-phy-reset");226if (ret) {227printk(KERN_ERR"failed to get GPIO_FEC_PHY_RESET: %d\n", ret);228return;229}230msleep(1);231gpio_set_value(BABBAGE_FEC_PHY_RESET, 1);232}233234/* This function is board specific as the bit mask for the plldiv will also235be different for other Freescale SoCs, thus a common bitmask is not236possible and cannot get place in /plat-mxc/ehci.c.*/237static int initialize_otg_port(struct platform_device *pdev)238{239u32 v;240void __iomem *usb_base;241void __iomem *usbother_base;242243usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);244if (!usb_base)245return -ENOMEM;246usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;247248/* Set the PHY clock to 19.2MHz */249v = __raw_readl(usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);250v &= ~MX5_USB_UTMI_PHYCTRL1_PLLDIV_MASK;251v |= MX51_USB_PLL_DIV_19_2_MHZ;252__raw_writel(v, usbother_base + MXC_USB_PHY_CTR_FUNC2_OFFSET);253iounmap(usb_base);254255mdelay(10);256257return mx51_initialize_usb_hw(0, MXC_EHCI_INTERNAL_PHY);258}259260static int initialize_usbh1_port(struct platform_device *pdev)261{262u32 v;263void __iomem *usb_base;264void __iomem *usbother_base;265266usb_base = ioremap(MX51_OTG_BASE_ADDR, SZ_4K);267if (!usb_base)268return -ENOMEM;269usbother_base = usb_base + MX5_USBOTHER_REGS_OFFSET;270271/* The clock for the USBH1 ULPI port will come externally from the PHY. */272v = __raw_readl(usbother_base + MX51_USB_CTRL_1_OFFSET);273__raw_writel(v | MX51_USB_CTRL_UH1_EXT_CLK_EN, usbother_base + MX51_USB_CTRL_1_OFFSET);274iounmap(usb_base);275276mdelay(10);277278return mx51_initialize_usb_hw(1, MXC_EHCI_POWER_PINS_ENABLED |279MXC_EHCI_ITC_NO_THRESHOLD);280}281282static struct mxc_usbh_platform_data dr_utmi_config = {283.init = initialize_otg_port,284.portsc = MXC_EHCI_UTMI_16BIT,285};286287static struct fsl_usb2_platform_data usb_pdata = {288.operating_mode = FSL_USB2_DR_DEVICE,289.phy_mode = FSL_USB2_PHY_UTMI_WIDE,290};291292static struct mxc_usbh_platform_data usbh1_config = {293.init = initialize_usbh1_port,294.portsc = MXC_EHCI_MODE_ULPI,295};296297static int otg_mode_host;298299static int __init babbage_otg_mode(char *options)300{301if (!strcmp(options, "host"))302otg_mode_host = 1;303else if (!strcmp(options, "device"))304otg_mode_host = 0;305else306pr_info("otg_mode neither \"host\" nor \"device\". "307"Defaulting to device\n");308return 0;309}310__setup("otg_mode=", babbage_otg_mode);311312static struct spi_board_info mx51_babbage_spi_board_info[] __initdata = {313{314.modalias = "mtd_dataflash",315.max_speed_hz = 25000000,316.bus_num = 0,317.chip_select = 1,318.mode = SPI_MODE_0,319.platform_data = NULL,320},321};322323static int mx51_babbage_spi_cs[] = {324BABBAGE_ECSPI1_CS0,325BABBAGE_ECSPI1_CS1,326};327328static const struct spi_imx_master mx51_babbage_spi_pdata __initconst = {329.chipselect = mx51_babbage_spi_cs,330.num_chipselect = ARRAY_SIZE(mx51_babbage_spi_cs),331};332333/*334* Board specific initialization.335*/336static void __init mx51_babbage_init(void)337{338iomux_v3_cfg_t usbh1stp = MX51_PAD_USBH1_STP__USBH1_STP;339iomux_v3_cfg_t power_key = _MX51_PAD_EIM_A27__GPIO2_21 |340MUX_PAD_CTRL(PAD_CTL_SRE_FAST | PAD_CTL_DSE_HIGH | PAD_CTL_PUS_100K_UP);341342#if defined(CONFIG_CPU_FREQ_IMX)343get_cpu_op = mx51_get_cpu_op;344#endif345mxc_iomux_v3_setup_multiple_pads(mx51babbage_pads,346ARRAY_SIZE(mx51babbage_pads));347348imx51_add_imx_uart(0, &uart_pdata);349imx51_add_imx_uart(1, &uart_pdata);350imx51_add_imx_uart(2, &uart_pdata);351352babbage_fec_reset();353imx51_add_fec(NULL);354355/* Set the PAD settings for the pwr key. */356mxc_iomux_v3_setup_pad(power_key);357imx_add_gpio_keys(&imx_button_data);358359imx51_add_imx_i2c(0, &babbage_i2c_data);360imx51_add_imx_i2c(1, &babbage_i2c_data);361mxc_register_device(&mxc_hsi2c_device, &babbage_hsi2c_data);362363if (otg_mode_host)364mxc_register_device(&mxc_usbdr_host_device, &dr_utmi_config);365else {366initialize_otg_port(NULL);367mxc_register_device(&mxc_usbdr_udc_device, &usb_pdata);368}369370gpio_usbh1_active();371mxc_register_device(&mxc_usbh1_device, &usbh1_config);372/* setback USBH1_STP to be function */373mxc_iomux_v3_setup_pad(usbh1stp);374babbage_usbhub_reset();375376imx51_add_sdhci_esdhc_imx(0, NULL);377imx51_add_sdhci_esdhc_imx(1, NULL);378379spi_register_board_info(mx51_babbage_spi_board_info,380ARRAY_SIZE(mx51_babbage_spi_board_info));381imx51_add_ecspi(0, &mx51_babbage_spi_pdata);382imx51_add_imx2_wdt(0, NULL);383}384385static void __init mx51_babbage_timer_init(void)386{387mx51_clocks_init(32768, 24000000, 22579200, 0);388}389390static struct sys_timer mx51_babbage_timer = {391.init = mx51_babbage_timer_init,392};393394MACHINE_START(MX51_BABBAGE, "Freescale MX51 Babbage Board")395/* Maintainer: Amit Kucheria <[email protected]> */396.boot_params = MX51_PHYS_OFFSET + 0x100,397.map_io = mx51_map_io,398.init_early = imx51_init_early,399.init_irq = mx51_init_irq,400.timer = &mx51_babbage_timer,401.init_machine = mx51_babbage_init,402MACHINE_END403404405