Path: blob/master/arch/arm/mach-mxs/include/mach/mx23.h
10820 views
/*1* Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.2*3* This program is free software; you can redistribute it and/or modify4* it under the terms of the GNU General Public License as published by5* the Free Software Foundation; either version 2 of the License, or6* (at your option) any later version.7*8* This program is distributed in the hope that it will be useful,9* but WITHOUT ANY WARRANTY; without even the implied warranty of10* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the11* GNU General Public License for more details.12*13* You should have received a copy of the GNU General Public License along14* with this program; if not, write to the Free Software Foundation, Inc.,15* 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.16*/1718#ifndef __MACH_MX23_H__19#define __MACH_MX23_H__2021#include <mach/mxs.h>2223/*24* OCRAM25*/26#define MX23_OCRAM_BASE_ADDR 0x0000000027#define MX23_OCRAM_SIZE SZ_32K2829/*30* IO31*/32#define MX23_IO_BASE_ADDR 0x8000000033#define MX23_IO_SIZE SZ_1M3435#define MX23_ICOLL_BASE_ADDR (MX23_IO_BASE_ADDR + 0x000000)36#define MX23_APBH_DMA_BASE_ADDR (MX23_IO_BASE_ADDR + 0x004000)37#define MX23_BCH_BASE_ADDR (MX23_IO_BASE_ADDR + 0x00a000)38#define MX23_GPMI_BASE_ADDR (MX23_IO_BASE_ADDR + 0x00c000)39#define MX23_SSP1_BASE_ADDR (MX23_IO_BASE_ADDR + 0x010000)40#define MX23_PINCTRL_BASE_ADDR (MX23_IO_BASE_ADDR + 0x018000)41#define MX23_DIGCTL_BASE_ADDR (MX23_IO_BASE_ADDR + 0x01c000)42#define MX23_ETM_BASE_ADDR (MX23_IO_BASE_ADDR + 0x020000)43#define MX23_APBX_DMA_BASE_ADDR (MX23_IO_BASE_ADDR + 0x024000)44#define MX23_DCP_BASE_ADDR (MX23_IO_BASE_ADDR + 0x028000)45#define MX23_PXP_BASE_ADDR (MX23_IO_BASE_ADDR + 0x02a000)46#define MX23_OCOTP_BASE_ADDR (MX23_IO_BASE_ADDR + 0x02c000)47#define MX23_AXI_AHB0_BASE_ADDR (MX23_IO_BASE_ADDR + 0x02e000)48#define MX23_LCDIF_BASE_ADDR (MX23_IO_BASE_ADDR + 0x030000)49#define MX23_SSP2_BASE_ADDR (MX23_IO_BASE_ADDR + 0x034000)50#define MX23_TVENC_BASE_ADDR (MX23_IO_BASE_ADDR + 0x038000)51#define MX23_CLKCTRL_BASE_ADDR (MX23_IO_BASE_ADDR + 0x040000)52#define MX23_SAIF0_BASE_ADDR (MX23_IO_BASE_ADDR + 0x042000)53#define MX23_POWER_BASE_ADDR (MX23_IO_BASE_ADDR + 0x044000)54#define MX23_SAIF1_BASE_ADDR (MX23_IO_BASE_ADDR + 0x046000)55#define MX23_AUDIOOUT_BASE_ADDR (MX23_IO_BASE_ADDR + 0x048000)56#define MX23_AUDIOIN_BASE_ADDR (MX23_IO_BASE_ADDR + 0x04c000)57#define MX23_LRADC_BASE_ADDR (MX23_IO_BASE_ADDR + 0x050000)58#define MX23_SPDIF_BASE_ADDR (MX23_IO_BASE_ADDR + 0x054000)59#define MX23_I2C_BASE_ADDR (MX23_IO_BASE_ADDR + 0x058000)60#define MX23_RTC_BASE_ADDR (MX23_IO_BASE_ADDR + 0x05c000)61#define MX23_PWM_BASE_ADDR (MX23_IO_BASE_ADDR + 0x064000)62#define MX23_TIMROT_BASE_ADDR (MX23_IO_BASE_ADDR + 0x068000)63#define MX23_AUART1_BASE_ADDR (MX23_IO_BASE_ADDR + 0x06c000)64#define MX23_AUART2_BASE_ADDR (MX23_IO_BASE_ADDR + 0x06e000)65#define MX23_DUART_BASE_ADDR (MX23_IO_BASE_ADDR + 0x070000)66#define MX23_USBPHY_BASE_ADDR (MX23_IO_BASE_ADDR + 0x07c000)67#define MX23_USBCTRL_BASE_ADDR (MX23_IO_BASE_ADDR + 0x080000)68#define MX23_DRAM_BASE_ADDR (MX23_IO_BASE_ADDR + 0x0e0000)6970#define MX23_IO_P2V(x) MXS_IO_P2V(x)71#define MX23_IO_ADDRESS(x) IOMEM(MX23_IO_P2V(x))7273/*74* IRQ75*/76#define MX23_INT_DUART 077#define MX23_INT_COMMS_RX 178#define MX23_INT_COMMS_TX 179#define MX23_INT_SSP2_ERROR 280#define MX23_INT_VDD5V 381#define MX23_INT_HEADPHONE_SHORT 482#define MX23_INT_DAC_DMA 583#define MX23_INT_DAC_ERROR 684#define MX23_INT_ADC_DMA 785#define MX23_INT_ADC_ERROR 886#define MX23_INT_SPDIF_DMA 987#define MX23_INT_SAIF2_DMA 988#define MX23_INT_SPDIF_ERROR 1089#define MX23_INT_SAIF1_IRQ 1090#define MX23_INT_SAIF2_IRQ 1091#define MX23_INT_USB_CTRL 1192#define MX23_INT_USB_WAKEUP 1293#define MX23_INT_GPMI_DMA 1394#define MX23_INT_SSP1_DMA 1495#define MX23_INT_SSP1_ERROR 1596#define MX23_INT_GPIO0 1697#define MX23_INT_GPIO1 1798#define MX23_INT_GPIO2 1899#define MX23_INT_SAIF1_DMA 19100#define MX23_INT_SSP2_DMA 20101#define MX23_INT_ECC8_IRQ 21102#define MX23_INT_RTC_ALARM 22103#define MX23_INT_AUART1_TX_DMA 23104#define MX23_INT_AUART1 24105#define MX23_INT_AUART1_RX_DMA 25106#define MX23_INT_I2C_DMA 26107#define MX23_INT_I2C_ERROR 27108#define MX23_INT_TIMER0 28109#define MX23_INT_TIMER1 29110#define MX23_INT_TIMER2 30111#define MX23_INT_TIMER3 31112#define MX23_INT_BATT_BRNOUT 32113#define MX23_INT_VDDD_BRNOUT 33114#define MX23_INT_VDDIO_BRNOUT 34115#define MX23_INT_VDD18_BRNOUT 35116#define MX23_INT_TOUCH_DETECT 36117#define MX23_INT_LRADC_CH0 37118#define MX23_INT_LRADC_CH1 38119#define MX23_INT_LRADC_CH2 39120#define MX23_INT_LRADC_CH3 40121#define MX23_INT_LRADC_CH4 41122#define MX23_INT_LRADC_CH5 42123#define MX23_INT_LRADC_CH6 43124#define MX23_INT_LRADC_CH7 44125#define MX23_INT_LCDIF_DMA 45126#define MX23_INT_LCDIF_ERROR 46127#define MX23_INT_DIGCTL_DEBUG_TRAP 47128#define MX23_INT_RTC_1MSEC 48129#define MX23_INT_DRI_DMA 49130#define MX23_INT_DRI_ATTENTION 50131#define MX23_INT_GPMI_ATTENTION 51132#define MX23_INT_IR 52133#define MX23_INT_DCP_VMI 53134#define MX23_INT_DCP 54135#define MX23_INT_BCH 56136#define MX23_INT_PXP 57137#define MX23_INT_AUART2_TX_DMA 58138#define MX23_INT_AUART2 59139#define MX23_INT_AUART2_RX_DMA 60140#define MX23_INT_VDAC_DETECT 61141#define MX23_INT_VDD5V_DROOP 64142#define MX23_INT_DCDC4P2_BO 65143144/*145* APBH DMA146*/147#define MX23_DMA_SSP1 1148#define MX23_DMA_SSP2 2149#define MX23_DMA_GPMI0 4150#define MX23_DMA_GPMI1 5151#define MX23_DMA_GPMI2 6152#define MX23_DMA_GPMI3 7153154/*155* APBX DMA156*/157#define MX23_DMA_ADC 0158#define MX23_DMA_DAC 1159#define MX23_DMA_SPDIF 2160#define MX23_DMA_I2C 3161#define MX23_DMA_SAIF0 4162#define MX23_DMA_UART0_RX 6163#define MX23_DMA_UART0_TX 7164#define MX23_DMA_UART1_RX 8165#define MX23_DMA_UART1_TX 9166#define MX23_DMA_SAIF1 10167168#endif /* __MACH_MX23_H__ */169170171