Path: blob/master/arch/arm/mach-omap1/ams-delta-fiq-handler.S
10817 views
/*1* linux/arch/arm/mach-omap1/ams-delta-fiq-handler.S2*3* Based on linux/arch/arm/lib/floppydma.S4* Renamed and modified to work with 2.6 kernel by Matt Callow5* Copyright (C) 1995, 1996 Russell King6* Copyright (C) 2004 Pete Trapps7* Copyright (C) 2006 Matt Callow8* Copyright (C) 2010 Janusz Krzysztofik9*10* This program is free software; you can redistribute it and/or modify it11* under the terms of the GNU General Public License version 212* as published by the Free Software Foundation.13*/1415#include <linux/linkage.h>1617#include <plat/io.h>18#include <plat/board-ams-delta.h>1920#include <mach/ams-delta-fiq.h>2122/*23* GPIO related definitions, copied from arch/arm/plat-omap/gpio.c.24* Unfortunately, those were not placed in a separate header file.25*/26#define OMAP1510_GPIO_BASE 0xFFFCE00027#define OMAP1510_GPIO_DATA_INPUT 0x0028#define OMAP1510_GPIO_DATA_OUTPUT 0x0429#define OMAP1510_GPIO_DIR_CONTROL 0x0830#define OMAP1510_GPIO_INT_CONTROL 0x0c31#define OMAP1510_GPIO_INT_MASK 0x1032#define OMAP1510_GPIO_INT_STATUS 0x1433#define OMAP1510_GPIO_PIN_CONTROL 0x183435/* GPIO register bitmasks */36#define KEYBRD_DATA_MASK (0x1 << AMS_DELTA_GPIO_PIN_KEYBRD_DATA)37#define KEYBRD_CLK_MASK (0x1 << AMS_DELTA_GPIO_PIN_KEYBRD_CLK)38#define MODEM_IRQ_MASK (0x1 << AMS_DELTA_GPIO_PIN_MODEM_IRQ)39#define HOOK_SWITCH_MASK (0x1 << AMS_DELTA_GPIO_PIN_HOOK_SWITCH)40#define OTHERS_MASK (MODEM_IRQ_MASK | HOOK_SWITCH_MASK)4142/* IRQ handler register bitmasks */43#define DEFERRED_FIQ_MASK (0x1 << (INT_DEFERRED_FIQ % IH2_BASE))44#define GPIO_BANK1_MASK (0x1 << INT_GPIO_BANK1)4546/* Driver buffer byte offsets */47#define BUF_MASK (FIQ_MASK * 4)48#define BUF_STATE (FIQ_STATE * 4)49#define BUF_KEYS_CNT (FIQ_KEYS_CNT * 4)50#define BUF_TAIL_OFFSET (FIQ_TAIL_OFFSET * 4)51#define BUF_HEAD_OFFSET (FIQ_HEAD_OFFSET * 4)52#define BUF_BUF_LEN (FIQ_BUF_LEN * 4)53#define BUF_KEY (FIQ_KEY * 4)54#define BUF_MISSED_KEYS (FIQ_MISSED_KEYS * 4)55#define BUF_BUFFER_START (FIQ_BUFFER_START * 4)56#define BUF_GPIO_INT_MASK (FIQ_GPIO_INT_MASK * 4)57#define BUF_KEYS_HICNT (FIQ_KEYS_HICNT * 4)58#define BUF_IRQ_PEND (FIQ_IRQ_PEND * 4)59#define BUF_SIR_CODE_L1 (FIQ_SIR_CODE_L1 * 4)60#define BUF_SIR_CODE_L2 (IRQ_SIR_CODE_L2 * 4)61#define BUF_CNT_INT_00 (FIQ_CNT_INT_00 * 4)62#define BUF_CNT_INT_KEY (FIQ_CNT_INT_KEY * 4)63#define BUF_CNT_INT_MDM (FIQ_CNT_INT_MDM * 4)64#define BUF_CNT_INT_03 (FIQ_CNT_INT_03 * 4)65#define BUF_CNT_INT_HSW (FIQ_CNT_INT_HSW * 4)66#define BUF_CNT_INT_05 (FIQ_CNT_INT_05 * 4)67#define BUF_CNT_INT_06 (FIQ_CNT_INT_06 * 4)68#define BUF_CNT_INT_07 (FIQ_CNT_INT_07 * 4)69#define BUF_CNT_INT_08 (FIQ_CNT_INT_08 * 4)70#define BUF_CNT_INT_09 (FIQ_CNT_INT_09 * 4)71#define BUF_CNT_INT_10 (FIQ_CNT_INT_10 * 4)72#define BUF_CNT_INT_11 (FIQ_CNT_INT_11 * 4)73#define BUF_CNT_INT_12 (FIQ_CNT_INT_12 * 4)74#define BUF_CNT_INT_13 (FIQ_CNT_INT_13 * 4)75#define BUF_CNT_INT_14 (FIQ_CNT_INT_14 * 4)76#define BUF_CNT_INT_15 (FIQ_CNT_INT_15 * 4)77#define BUF_CIRC_BUFF (FIQ_CIRC_BUFF * 4)787980/*81* Register usage82* r8 - temporary83* r9 - the driver buffer84* r10 - temporary85* r11 - interrupts mask86* r12 - base pointers87* r13 - interrupts status88*/8990.text9192.global qwerty_fiqin_end9394ENTRY(qwerty_fiqin_start)95@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@96@ FIQ intrrupt handler97ldr r12, omap_ih1_base @ set pointer to level1 handler9899ldr r11, [r12, #IRQ_MIR_REG_OFFSET] @ fetch interrupts mask100101ldr r13, [r12, #IRQ_ITR_REG_OFFSET] @ fetch interrupts status102bics r13, r13, r11 @ clear masked - any left?103beq exit @ none - spurious FIQ? exit104105ldr r10, [r12, #IRQ_SIR_FIQ_REG_OFFSET] @ get requested interrupt number106107mov r8, #2 @ reset FIQ agreement108str r8, [r12, #IRQ_CONTROL_REG_OFFSET]109110cmp r10, #INT_GPIO_BANK1 @ is it GPIO bank interrupt?111beq gpio @ yes - process it112113mov r8, #1114orr r8, r11, r8, lsl r10 @ mask spurious interrupt115str r8, [r12, #IRQ_MIR_REG_OFFSET]116exit:117subs pc, lr, #4 @ return from FIQ118@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@@119120121@@@@@@@@@@@@@@@@@@@@@@@@@@@122gpio: @ GPIO bank interrupt handler123ldr r12, omap1510_gpio_base @ set base pointer to GPIO bank124125ldr r11, [r12, #OMAP1510_GPIO_INT_MASK] @ fetch GPIO interrupts mask126restart:127ldr r13, [r12, #OMAP1510_GPIO_INT_STATUS] @ fetch status bits128bics r13, r13, r11 @ clear masked - any left?129beq exit @ no - spurious interrupt? exit130131orr r11, r11, r13 @ mask all requested interrupts132str r11, [r12, #OMAP1510_GPIO_INT_MASK]133134ands r10, r13, #KEYBRD_CLK_MASK @ extract keyboard status - set?135beq hksw @ no - try next source136137138@@@@@@@@@@@@@@@@@@@@@@139@ Keyboard clock FIQ mode interrupt handler140@ r10 now contains KEYBRD_CLK_MASK, use it141str r10, [r12, #OMAP1510_GPIO_INT_STATUS] @ ack the interrupt142bic r11, r11, r10 @ unmask it143str r11, [r12, #OMAP1510_GPIO_INT_MASK]144145@ Process keyboard data146ldr r8, [r12, #OMAP1510_GPIO_DATA_INPUT] @ fetch GPIO input147148ldr r10, [r9, #BUF_STATE] @ fetch kbd interface state149cmp r10, #0 @ are we expecting start bit?150bne data @ no - go to data processing151152ands r8, r8, #KEYBRD_DATA_MASK @ check start bit - detected?153beq hksw @ no - try next source154155@ r8 contains KEYBRD_DATA_MASK, use it156str r8, [r9, #BUF_STATE] @ enter data processing state157@ r10 already contains 0, reuse it158str r10, [r9, #BUF_KEY] @ clear keycode159mov r10, #2 @ reset input bit mask160str r10, [r9, #BUF_MASK]161162@ Mask other GPIO line interrupts till key done163str r11, [r9, #BUF_GPIO_INT_MASK] @ save mask for later restore164mvn r11, #KEYBRD_CLK_MASK @ prepare all except kbd mask165str r11, [r12, #OMAP1510_GPIO_INT_MASK] @ store into the mask register166167b restart @ restart168169data: ldr r10, [r9, #BUF_MASK] @ fetch current input bit mask170171@ r8 still contains GPIO input bits172ands r8, r8, #KEYBRD_DATA_MASK @ is keyboard data line low?173ldreq r8, [r9, #BUF_KEY] @ yes - fetch collected so far,174orreq r8, r8, r10 @ set 1 at current mask position175streq r8, [r9, #BUF_KEY] @ and save back176177mov r10, r10, lsl #1 @ shift mask left178bics r10, r10, #0x800 @ have we got all the bits?179strne r10, [r9, #BUF_MASK] @ not yet - store the mask180bne restart @ and restart181182@ r10 already contains 0, reuse it183str r10, [r9, #BUF_STATE] @ reset state to start184185@ Key done - restore interrupt mask186ldr r10, [r9, #BUF_GPIO_INT_MASK] @ fetch saved mask187and r11, r11, r10 @ unmask all saved as unmasked188str r11, [r12, #OMAP1510_GPIO_INT_MASK] @ restore into the mask register189190@ Try appending the keycode to the circular buffer191ldr r10, [r9, #BUF_KEYS_CNT] @ get saved keystrokes count192ldr r8, [r9, #BUF_BUF_LEN] @ get buffer size193cmp r10, r8 @ is buffer full?194beq hksw @ yes - key lost, next source195196add r10, r10, #1 @ incremet keystrokes counter197str r10, [r9, #BUF_KEYS_CNT]198199ldr r10, [r9, #BUF_TAIL_OFFSET] @ get buffer tail offset200@ r8 already contains buffer size201cmp r10, r8 @ end of buffer?202moveq r10, #0 @ yes - rewind to buffer start203204ldr r12, [r9, #BUF_BUFFER_START] @ get buffer start address205add r12, r12, r10, LSL #2 @ calculate buffer tail address206ldr r8, [r9, #BUF_KEY] @ get last keycode207str r8, [r12] @ append it to the buffer tail208209add r10, r10, #1 @ increment buffer tail offset210str r10, [r9, #BUF_TAIL_OFFSET]211212ldr r10, [r9, #BUF_CNT_INT_KEY] @ increment interrupts counter213add r10, r10, #1214str r10, [r9, #BUF_CNT_INT_KEY]215@@@@@@@@@@@@@@@@@@@@@@@@216217218hksw: @Is hook switch interrupt requested?219tst r13, #HOOK_SWITCH_MASK @ is hook switch status bit set?220beq mdm @ no - try next source221222223@@@@@@@@@@@@@@@@@@@@@@@@224@ Hook switch interrupt FIQ mode simple handler225226@ Don't toggle active edge, the switch always bounces227228@ Increment hook switch interrupt counter229ldr r10, [r9, #BUF_CNT_INT_HSW]230add r10, r10, #1231str r10, [r9, #BUF_CNT_INT_HSW]232@@@@@@@@@@@@@@@@@@@@@@@@233234235mdm: @Is it a modem interrupt?236tst r13, #MODEM_IRQ_MASK @ is modem status bit set?237beq irq @ no - check for next interrupt238239240@@@@@@@@@@@@@@@@@@@@@@@@241@ Modem FIQ mode interrupt handler stub242243@ Increment modem interrupt counter244ldr r10, [r9, #BUF_CNT_INT_MDM]245add r10, r10, #1246str r10, [r9, #BUF_CNT_INT_MDM]247@@@@@@@@@@@@@@@@@@@@@@@@248249250irq: @ Place deferred_fiq interrupt request251ldr r12, deferred_fiq_ih_base @ set pointer to IRQ handler252mov r10, #DEFERRED_FIQ_MASK @ set deferred_fiq bit253str r10, [r12, #IRQ_ISR_REG_OFFSET] @ place it in the ISR register254255ldr r12, omap1510_gpio_base @ set pointer back to GPIO bank256b restart @ check for next GPIO interrupt257@@@@@@@@@@@@@@@@@@@@@@@@@@@258259260/*261* Virtual addresses for IO262*/263omap_ih1_base:264.word OMAP1_IO_ADDRESS(OMAP_IH1_BASE)265deferred_fiq_ih_base:266.word OMAP1_IO_ADDRESS(DEFERRED_FIQ_IH_BASE)267omap1510_gpio_base:268.word OMAP1_IO_ADDRESS(OMAP1510_GPIO_BASE)269qwerty_fiqin_end:270271/*272* Check the size of the FIQ,273* it cannot go beyond 0xffff0200, and is copied to 0xffff001c274*/275.if (qwerty_fiqin_end - qwerty_fiqin_start) > (0x200 - 0x1c)276.err277.endif278279280