Path: blob/master/arch/arm/mach-orion5x/include/mach/orion5x.h
10820 views
/*1* arch/arm/mach-orion5x/include/mach/orion5x.h2*3* Generic definitions of Orion SoC flavors:4* Orion-1, Orion-VoIP, Orion-NAS, Orion-2, and Orion-1-90.5*6* Maintainer: Tzachi Perelstein <[email protected]>7*8* This file is licensed under the terms of the GNU General Public9* License version 2. This program is licensed "as is" without any10* warranty of any kind, whether express or implied.11*/1213#ifndef __ASM_ARCH_ORION5X_H14#define __ASM_ARCH_ORION5X_H1516/*****************************************************************************17* Orion Address Maps18*19* phys20* e0000000 PCIe MEM space21* e8000000 PCI MEM space22* f0000000 PCIe WA space (Orion-1/Orion-NAS only)23* f1000000 on-chip peripheral registers24* f2000000 PCIe I/O space25* f2100000 PCI I/O space26* f2200000 SRAM dedicated for the crypto unit27* f4000000 device bus mappings (boot)28* fa000000 device bus mappings (cs0)29* fa800000 device bus mappings (cs2)30* fc000000 device bus mappings (cs0/cs1)31*32* virt phys size33* fdd00000 f1000000 1M on-chip peripheral registers34* fde00000 f2000000 1M PCIe I/O space35* fdf00000 f2100000 1M PCI I/O space36* fe000000 f0000000 16M PCIe WA space (Orion-1/Orion-NAS only)37****************************************************************************/38#define ORION5X_REGS_PHYS_BASE 0xf100000039#define ORION5X_REGS_VIRT_BASE 0xfdd0000040#define ORION5X_REGS_SIZE SZ_1M4142#define ORION5X_PCIE_IO_PHYS_BASE 0xf200000043#define ORION5X_PCIE_IO_VIRT_BASE 0xfde0000044#define ORION5X_PCIE_IO_BUS_BASE 0x0000000045#define ORION5X_PCIE_IO_SIZE SZ_1M4647#define ORION5X_PCI_IO_PHYS_BASE 0xf210000048#define ORION5X_PCI_IO_VIRT_BASE 0xfdf0000049#define ORION5X_PCI_IO_BUS_BASE 0x0010000050#define ORION5X_PCI_IO_SIZE SZ_1M5152#define ORION5X_SRAM_PHYS_BASE (0xf2200000)53#define ORION5X_SRAM_SIZE SZ_8K5455/* Relevant only for Orion-1/Orion-NAS */56#define ORION5X_PCIE_WA_PHYS_BASE 0xf000000057#define ORION5X_PCIE_WA_VIRT_BASE 0xfe00000058#define ORION5X_PCIE_WA_SIZE SZ_16M5960#define ORION5X_PCIE_MEM_PHYS_BASE 0xe000000061#define ORION5X_PCIE_MEM_SIZE SZ_128M6263#define ORION5X_PCI_MEM_PHYS_BASE 0xe800000064#define ORION5X_PCI_MEM_SIZE SZ_128M6566/*******************************************************************************67* Orion Registers Map68******************************************************************************/6970#define ORION5X_DDR_VIRT_BASE (ORION5X_REGS_VIRT_BASE | 0x00000)7172#define ORION5X_DEV_BUS_PHYS_BASE (ORION5X_REGS_PHYS_BASE | 0x10000)73#define ORION5X_DEV_BUS_VIRT_BASE (ORION5X_REGS_VIRT_BASE | 0x10000)74#define ORION5X_DEV_BUS_REG(x) (ORION5X_DEV_BUS_VIRT_BASE | (x))75#define GPIO_VIRT_BASE ORION5X_DEV_BUS_REG(0x0100)76#define SPI_PHYS_BASE (ORION5X_DEV_BUS_PHYS_BASE | 0x0600)77#define I2C_PHYS_BASE (ORION5X_DEV_BUS_PHYS_BASE | 0x1000)78#define UART0_PHYS_BASE (ORION5X_DEV_BUS_PHYS_BASE | 0x2000)79#define UART0_VIRT_BASE (ORION5X_DEV_BUS_VIRT_BASE | 0x2000)80#define UART1_PHYS_BASE (ORION5X_DEV_BUS_PHYS_BASE | 0x2100)81#define UART1_VIRT_BASE (ORION5X_DEV_BUS_VIRT_BASE | 0x2100)8283#define ORION5X_BRIDGE_VIRT_BASE (ORION5X_REGS_VIRT_BASE | 0x20000)8485#define ORION5X_PCI_VIRT_BASE (ORION5X_REGS_VIRT_BASE | 0x30000)8687#define ORION5X_PCIE_VIRT_BASE (ORION5X_REGS_VIRT_BASE | 0x40000)8889#define ORION5X_USB0_PHYS_BASE (ORION5X_REGS_PHYS_BASE | 0x50000)90#define ORION5X_USB0_VIRT_BASE (ORION5X_REGS_VIRT_BASE | 0x50000)9192#define ORION5X_XOR_PHYS_BASE (ORION5X_REGS_PHYS_BASE | 0x60900)93#define ORION5X_XOR_VIRT_BASE (ORION5X_REGS_VIRT_BASE | 0x60900)9495#define ORION5X_ETH_PHYS_BASE (ORION5X_REGS_PHYS_BASE | 0x70000)96#define ORION5X_ETH_VIRT_BASE (ORION5X_REGS_VIRT_BASE | 0x70000)9798#define ORION5X_SATA_PHYS_BASE (ORION5X_REGS_PHYS_BASE | 0x80000)99#define ORION5X_SATA_VIRT_BASE (ORION5X_REGS_VIRT_BASE | 0x80000)100101#define ORION5X_CRYPTO_PHYS_BASE (ORION5X_REGS_PHYS_BASE | 0x90000)102103#define ORION5X_USB1_PHYS_BASE (ORION5X_REGS_PHYS_BASE | 0xa0000)104#define ORION5X_USB1_VIRT_BASE (ORION5X_REGS_VIRT_BASE | 0xa0000)105106/*******************************************************************************107* Device Bus Registers108******************************************************************************/109#define MPP_0_7_CTRL ORION5X_DEV_BUS_REG(0x000)110#define MPP_8_15_CTRL ORION5X_DEV_BUS_REG(0x004)111#define MPP_16_19_CTRL ORION5X_DEV_BUS_REG(0x050)112#define MPP_DEV_CTRL ORION5X_DEV_BUS_REG(0x008)113#define MPP_RESET_SAMPLE ORION5X_DEV_BUS_REG(0x010)114#define DEV_BANK_0_PARAM ORION5X_DEV_BUS_REG(0x45c)115#define DEV_BANK_1_PARAM ORION5X_DEV_BUS_REG(0x460)116#define DEV_BANK_2_PARAM ORION5X_DEV_BUS_REG(0x464)117#define DEV_BANK_BOOT_PARAM ORION5X_DEV_BUS_REG(0x46c)118#define DEV_BUS_CTRL ORION5X_DEV_BUS_REG(0x4c0)119#define DEV_BUS_INT_CAUSE ORION5X_DEV_BUS_REG(0x4d0)120#define DEV_BUS_INT_MASK ORION5X_DEV_BUS_REG(0x4d4)121122/*******************************************************************************123* Supported Devices & Revisions124******************************************************************************/125/* Orion-1 (88F5181) and Orion-VoIP (88F5181L) */126#define MV88F5181_DEV_ID 0x5181127#define MV88F5181_REV_B1 3128#define MV88F5181L_REV_A0 8129#define MV88F5181L_REV_A1 9130/* Orion-NAS (88F5182) */131#define MV88F5182_DEV_ID 0x5182132#define MV88F5182_REV_A2 2133/* Orion-2 (88F5281) */134#define MV88F5281_DEV_ID 0x5281135#define MV88F5281_REV_D0 4136#define MV88F5281_REV_D1 5137#define MV88F5281_REV_D2 6138/* Orion-1-90 (88F6183) */139#define MV88F6183_DEV_ID 0x6183140#define MV88F6183_REV_B0 3141142#endif143144145