Path: blob/master/arch/arm/mach-pxa/include/mach/balloon3.h
10820 views
/*1* linux/include/asm-arm/arch-pxa/balloon3.h2*3* Authors: Nick Bane and Wookey4* Created: Oct, 20055* Copyright: Toby Churchill Ltd6* Cribbed from mainstone.c, by Nicholas Pitre7*8* This program is free software; you can redistribute it and/or modify9* it under the terms of the GNU General Public License version 2 as10* published by the Free Software Foundation.11*/1213#ifndef ASM_ARCH_BALLOON3_H14#define ASM_ARCH_BALLOON3_H1516enum balloon3_features {17BALLOON3_FEATURE_OHCI,18BALLOON3_FEATURE_MMC,19BALLOON3_FEATURE_CF,20BALLOON3_FEATURE_AUDIO,21BALLOON3_FEATURE_TOPPOLY,22};2324#define BALLOON3_FPGA_PHYS PXA_CS4_PHYS25#define BALLOON3_FPGA_VIRT (0xf1000000) /* as per balloon2 */26#define BALLOON3_FPGA_LENGTH 0x010000002728#define BALLOON3_FPGA_SETnCLR (0x1000)2930/* FPGA / CPLD registers for CF socket */31#define BALLOON3_CF_STATUS_REG (BALLOON3_FPGA_VIRT + 0x00e00008)32#define BALLOON3_CF_CONTROL_REG (BALLOON3_FPGA_VIRT + 0x00e00008)33/* FPGA / CPLD version register */34#define BALLOON3_FPGA_VER (BALLOON3_FPGA_VIRT + 0x00e0001c)35/* FPGA / CPLD registers for NAND flash */36#define BALLOON3_NAND_BASE (PXA_CS4_PHYS + 0x00e00000)37#define BALLOON3_NAND_IO_REG (BALLOON3_FPGA_VIRT + 0x00e00000)38#define BALLOON3_NAND_CONTROL2_REG (BALLOON3_FPGA_VIRT + 0x00e00010)39#define BALLOON3_NAND_STAT_REG (BALLOON3_FPGA_VIRT + 0x00e00014)40#define BALLOON3_NAND_CONTROL_REG (BALLOON3_FPGA_VIRT + 0x00e00014)4142/* fpga/cpld interrupt control register */43#define BALLOON3_INT_CONTROL_REG (BALLOON3_FPGA_VIRT + 0x00e0000C)44#define BALLOON3_VERSION_REG (BALLOON3_FPGA_VIRT + 0x00e0001c)4546#define BALLOON3_SAMOSA_ADDR_REG (BALLOON3_FPGA_VIRT + 0x00c00000)47#define BALLOON3_SAMOSA_DATA_REG (BALLOON3_FPGA_VIRT + 0x00c00004)48#define BALLOON3_SAMOSA_STATUS_REG (BALLOON3_FPGA_VIRT + 0x00c0001c)4950/* CF Status Register bits (read-only) bits */51#define BALLOON3_CF_nIRQ (1 << 0)52#define BALLOON3_CF_nSTSCHG_BVD1 (1 << 1)5354/* CF Control Set Register bits / CF Control Clear Register bits (write-only) */55#define BALLOON3_CF_RESET (1 << 0)56#define BALLOON3_CF_ENABLE (1 << 1)57#define BALLOON3_CF_ADD_ENABLE (1 << 2)5859/* CF Interrupt sources */60#define BALLOON3_BP_CF_NRDY_IRQ BALLOON3_IRQ(0)61#define BALLOON3_BP_NSTSCHG_IRQ BALLOON3_IRQ(1)6263/* NAND Control register */64#define BALLOON3_NAND_CONTROL_FLWP (1 << 7)65#define BALLOON3_NAND_CONTROL_FLSE (1 << 6)66#define BALLOON3_NAND_CONTROL_FLCE3 (1 << 5)67#define BALLOON3_NAND_CONTROL_FLCE2 (1 << 4)68#define BALLOON3_NAND_CONTROL_FLCE1 (1 << 3)69#define BALLOON3_NAND_CONTROL_FLCE0 (1 << 2)70#define BALLOON3_NAND_CONTROL_FLALE (1 << 1)71#define BALLOON3_NAND_CONTROL_FLCLE (1 << 0)7273/* NAND Status register */74#define BALLOON3_NAND_STAT_RNB (1 << 0)7576/* NAND Control2 register */77#define BALLOON3_NAND_CONTROL2_16BIT (1 << 0)7879/* GPIOs for irqs */80#define BALLOON3_GPIO_AUX_NIRQ (94)81#define BALLOON3_GPIO_CODEC_IRQ (95)8283/* Timer and Idle LED locations */84#define BALLOON3_GPIO_LED_NAND (9)85#define BALLOON3_GPIO_LED_IDLE (10)8687/* backlight control */88#define BALLOON3_GPIO_RUN_BACKLIGHT (99)8990#define BALLOON3_GPIO_S0_CD (105)9192/* NAND */93#define BALLOON3_GPIO_RUN_NAND (102)9495/* PCF8574A Leds */96#define BALLOON3_PCF_GPIO_BASE 16097#define BALLOON3_PCF_GPIO_LED0 (BALLOON3_PCF_GPIO_BASE + 0)98#define BALLOON3_PCF_GPIO_LED1 (BALLOON3_PCF_GPIO_BASE + 1)99#define BALLOON3_PCF_GPIO_LED2 (BALLOON3_PCF_GPIO_BASE + 2)100#define BALLOON3_PCF_GPIO_LED3 (BALLOON3_PCF_GPIO_BASE + 3)101#define BALLOON3_PCF_GPIO_LED4 (BALLOON3_PCF_GPIO_BASE + 4)102#define BALLOON3_PCF_GPIO_LED5 (BALLOON3_PCF_GPIO_BASE + 5)103#define BALLOON3_PCF_GPIO_LED6 (BALLOON3_PCF_GPIO_BASE + 6)104#define BALLOON3_PCF_GPIO_LED7 (BALLOON3_PCF_GPIO_BASE + 7)105106/* FPGA Interrupt Mask/Acknowledge Register */107#define BALLOON3_INT_S0_IRQ (1 << 0) /* PCMCIA 0 IRQ */108#define BALLOON3_INT_S0_STSCHG (1 << 1) /* PCMCIA 0 status changed */109110/* CPLD (and FPGA) interface definitions */111#define CPLD_LCD0_DATA_SET 0x00112#define CPLD_LCD0_DATA_CLR 0x10113#define CPLD_LCD0_COMMAND_SET 0x01114#define CPLD_LCD0_COMMAND_CLR 0x11115#define CPLD_LCD1_DATA_SET 0x02116#define CPLD_LCD1_DATA_CLR 0x12117#define CPLD_LCD1_COMMAND_SET 0x03118#define CPLD_LCD1_COMMAND_CLR 0x13119120#define CPLD_MISC_SET 0x07121#define CPLD_MISC_CLR 0x17122#define CPLD_MISC_LOON_NRESET_BIT 0123#define CPLD_MISC_LOON_UNSUSP_BIT 1124#define CPLD_MISC_RUN_5V_BIT 2125#define CPLD_MISC_CHG_D0_BIT 3126#define CPLD_MISC_CHG_D1_BIT 4127#define CPLD_MISC_DAC_NCS_BIT 5128129#define CPLD_LCD_SET 0x08130#define CPLD_LCD_CLR 0x18131#define CPLD_LCD_BACKLIGHT_EN_0_BIT 0132#define CPLD_LCD_BACKLIGHT_EN_1_BIT 1133#define CPLD_LCD_LED_RED_BIT 4134#define CPLD_LCD_LED_GREEN_BIT 5135#define CPLD_LCD_NRESET_BIT 7136137#define CPLD_LCD_RO_SET 0x09138#define CPLD_LCD_RO_CLR 0x19139#define CPLD_LCD_RO_LCD0_nWAIT_BIT 0140#define CPLD_LCD_RO_LCD1_nWAIT_BIT 1141142#define CPLD_SERIAL_SET 0x0a143#define CPLD_SERIAL_CLR 0x1a144#define CPLD_SERIAL_GSM_RI_BIT 0145#define CPLD_SERIAL_GSM_CTS_BIT 1146#define CPLD_SERIAL_GSM_DTR_BIT 2147#define CPLD_SERIAL_LPR_CTS_BIT 3148#define CPLD_SERIAL_TC232_CTS_BIT 4149#define CPLD_SERIAL_TC232_DSR_BIT 5150151#define CPLD_SROUTING_SET 0x0b152#define CPLD_SROUTING_CLR 0x1b153#define CPLD_SROUTING_MSP430_LPR 0154#define CPLD_SROUTING_MSP430_TC232 1155#define CPLD_SROUTING_MSP430_GSM 2156#define CPLD_SROUTING_LOON_LPR (0 << 4)157#define CPLD_SROUTING_LOON_TC232 (1 << 4)158#define CPLD_SROUTING_LOON_GSM (2 << 4)159160#define CPLD_AROUTING_SET 0x0c161#define CPLD_AROUTING_CLR 0x1c162#define CPLD_AROUTING_MIC2PHONE_BIT 0163#define CPLD_AROUTING_PHONE2INT_BIT 1164#define CPLD_AROUTING_PHONE2EXT_BIT 2165#define CPLD_AROUTING_LOONL2INT_BIT 3166#define CPLD_AROUTING_LOONL2EXT_BIT 4167#define CPLD_AROUTING_LOONR2PHONE_BIT 5168#define CPLD_AROUTING_LOONR2INT_BIT 6169#define CPLD_AROUTING_LOONR2EXT_BIT 7170171/* Balloon3 Interrupts */172#define BALLOON3_IRQ(x) (IRQ_BOARD_START + (x))173174#define BALLOON3_AUX_NIRQ IRQ_GPIO(BALLOON3_GPIO_AUX_NIRQ)175#define BALLOON3_CODEC_IRQ IRQ_GPIO(BALLOON3_GPIO_CODEC_IRQ)176#define BALLOON3_S0_CD_IRQ IRQ_GPIO(BALLOON3_GPIO_S0_CD)177178#define BALLOON3_NR_IRQS (IRQ_BOARD_START + 16)179180extern int balloon3_has(enum balloon3_features feature);181182#endif183184185