Path: blob/master/arch/blackfin/include/asm/bfin_sport.h
15126 views
/*1* bfin_sport.h - interface to Blackfin SPORTs2*3* Copyright 2004-2009 Analog Devices Inc.4*5* Licensed under the GPL-2 or later.6*/78#ifndef __BFIN_SPORT_H__9#define __BFIN_SPORT_H__1011/* Sport mode: it can be set to TDM, i2s or others */12#define NORM_MODE 0x013#define TDM_MODE 0x114#define I2S_MODE 0x21516/* Data format, normal, a-law or u-law */17#define NORM_FORMAT 0x018#define ALAW_FORMAT 0x219#define ULAW_FORMAT 0x32021/* Function driver which use sport must initialize the structure */22struct sport_config {23/* TDM (multichannels), I2S or other mode */24unsigned int mode:3;2526/* if TDM mode is selected, channels must be set */27int channels; /* Must be in 8 units */28unsigned int frame_delay:4; /* Delay between frame sync pulse and first bit */2930/* I2S mode */31unsigned int right_first:1; /* Right stereo channel first */3233/* In mormal mode, the following item need to be set */34unsigned int lsb_first:1; /* order of transmit or receive data */35unsigned int fsync:1; /* Frame sync required */36unsigned int data_indep:1; /* data independent frame sync generated */37unsigned int act_low:1; /* Active low TFS */38unsigned int late_fsync:1; /* Late frame sync */39unsigned int tckfe:1;40unsigned int sec_en:1; /* Secondary side enabled */4142/* Choose clock source */43unsigned int int_clk:1; /* Internal or external clock */4445/* If external clock is used, the following fields are ignored */46int serial_clk;47int fsync_clk;4849unsigned int data_format:2; /* Normal, u-law or a-law */5051int word_len; /* How length of the word in bits, 3-32 bits */52int dma_enabled;53};5455/* Userspace interface */56#define SPORT_IOC_MAGIC 'P'57#define SPORT_IOC_CONFIG _IOWR('P', 0x01, struct sport_config)5859#ifdef __KERNEL__6061#include <linux/types.h>6263/*64* All Blackfin system MMRs are padded to 32bits even if the register65* itself is only 16bits. So use a helper macro to streamline this.66*/67#define __BFP(m) u16 m; u16 __pad_##m68struct sport_register {69__BFP(tcr1);70__BFP(tcr2);71__BFP(tclkdiv);72__BFP(tfsdiv);73union {74u32 tx32;75u16 tx16;76};77u32 __pad_tx;78union {79u32 rx32; /* use the anomaly wrapper below */80u16 rx16;81};82u32 __pad_rx;83__BFP(rcr1);84__BFP(rcr2);85__BFP(rclkdiv);86__BFP(rfsdiv);87__BFP(stat);88__BFP(chnl);89__BFP(mcmc1);90__BFP(mcmc2);91u32 mtcs0;92u32 mtcs1;93u32 mtcs2;94u32 mtcs3;95u32 mrcs0;96u32 mrcs1;97u32 mrcs2;98u32 mrcs3;99};100#undef __BFP101102struct bfin_snd_platform_data {103const unsigned short *pin_req;104};105106#define bfin_read_sport_rx32(base) \107({ \108struct sport_register *__mmrs = (void *)base; \109u32 __ret; \110unsigned long flags; \111if (ANOMALY_05000473) \112local_irq_save(flags); \113__ret = __mmrs->rx32; \114if (ANOMALY_05000473) \115local_irq_restore(flags); \116__ret; \117})118119#endif120121/* SPORT_TCR1 Masks */122#define TSPEN 0x0001 /* TX enable */123#define ITCLK 0x0002 /* Internal TX Clock Select */124#define TDTYPE 0x000C /* TX Data Formatting Select */125#define DTYPE_NORM 0x0000 /* Data Format Normal */126#define DTYPE_ULAW 0x0008 /* Compand Using u-Law */127#define DTYPE_ALAW 0x000C /* Compand Using A-Law */128#define TLSBIT 0x0010 /* TX Bit Order */129#define ITFS 0x0200 /* Internal TX Frame Sync Select */130#define TFSR 0x0400 /* TX Frame Sync Required Select */131#define DITFS 0x0800 /* Data Independent TX Frame Sync Select */132#define LTFS 0x1000 /* Low TX Frame Sync Select */133#define LATFS 0x2000 /* Late TX Frame Sync Select */134#define TCKFE 0x4000 /* TX Clock Falling Edge Select */135136/* SPORT_TCR2 Masks */137#define SLEN 0x001F /* SPORT TX Word Length (2 - 31) */138#define DP_SLEN(x) BFIN_DEPOSIT(SLEN, x)139#define EX_SLEN(x) BFIN_EXTRACT(SLEN, x)140#define TXSE 0x0100 /* TX Secondary Enable */141#define TSFSE 0x0200 /* TX Stereo Frame Sync Enable */142#define TRFST 0x0400 /* TX Right-First Data Order */143144/* SPORT_RCR1 Masks */145#define RSPEN 0x0001 /* RX enable */146#define IRCLK 0x0002 /* Internal RX Clock Select */147#define RDTYPE 0x000C /* RX Data Formatting Select */148/* DTYPE_* defined above */149#define RLSBIT 0x0010 /* RX Bit Order */150#define IRFS 0x0200 /* Internal RX Frame Sync Select */151#define RFSR 0x0400 /* RX Frame Sync Required Select */152#define LRFS 0x1000 /* Low RX Frame Sync Select */153#define LARFS 0x2000 /* Late RX Frame Sync Select */154#define RCKFE 0x4000 /* RX Clock Falling Edge Select */155156/* SPORT_RCR2 Masks */157/* SLEN defined above */158#define RXSE 0x0100 /* RX Secondary Enable */159#define RSFSE 0x0200 /* RX Stereo Frame Sync Enable */160#define RRFST 0x0400 /* Right-First Data Order */161162/* SPORT_STAT Masks */163#define RXNE 0x0001 /* RX FIFO Not Empty Status */164#define RUVF 0x0002 /* RX Underflow Status */165#define ROVF 0x0004 /* RX Overflow Status */166#define TXF 0x0008 /* TX FIFO Full Status */167#define TUVF 0x0010 /* TX Underflow Status */168#define TOVF 0x0020 /* TX Overflow Status */169#define TXHRE 0x0040 /* TX Hold Register Empty */170171/* SPORT_MCMC1 Masks */172#define SP_WOFF 0x03FF /* Multichannel Window Offset Field */173#define DP_SP_WOFF(x) BFIN_DEPOSIT(SP_WOFF, x)174#define EX_SP_WOFF(x) BFIN_EXTRACT(SP_WOFF, x)175#define SP_WSIZE 0xF000 /* Multichannel Window Size Field */176#define DP_SP_WSIZE(x) BFIN_DEPOSIT(SP_WSIZE, x)177#define EX_SP_WSIZE(x) BFIN_EXTRACT(SP_WSIZE, x)178179/* SPORT_MCMC2 Masks */180#define MCCRM 0x0003 /* Multichannel Clock Recovery Mode */181#define REC_BYPASS 0x0000 /* Bypass Mode (No Clock Recovery) */182#define REC_2FROM4 0x0002 /* Recover 2 MHz Clock from 4 MHz Clock */183#define REC_8FROM16 0x0003 /* Recover 8 MHz Clock from 16 MHz Clock */184#define MCDTXPE 0x0004 /* Multichannel DMA Transmit Packing */185#define MCDRXPE 0x0008 /* Multichannel DMA Receive Packing */186#define MCMEN 0x0010 /* Multichannel Frame Mode Enable */187#define FSDR 0x0080 /* Multichannel Frame Sync to Data Relationship */188#define MFD 0xF000 /* Multichannel Frame Delay */189#define DP_MFD(x) BFIN_DEPOSIT(MFD, x)190#define EX_MFD(x) BFIN_EXTRACT(MFD, x)191192#endif193194195