Path: blob/master/arch/blackfin/include/asm/cplb.h
15126 views
/*1* Copyright 2004-2009 Analog Devices Inc.2*3* Licensed under the GPL-2 or later.4*/56#ifndef _CPLB_H7#define _CPLB_H89#include <mach/anomaly.h>1011#define SDRAM_IGENERIC (CPLB_L1_CHBL | CPLB_USER_RD | CPLB_VALID | CPLB_PORTPRIO)12#define SDRAM_IKERNEL (SDRAM_IGENERIC | CPLB_LOCK)13#define L1_IMEMORY ( CPLB_USER_RD | CPLB_VALID | CPLB_LOCK)14#define SDRAM_INON_CHBL ( CPLB_USER_RD | CPLB_VALID)1516#if ANOMALY_0500015817#define ANOMALY_05000158_WORKAROUND 0x20018#else19#define ANOMALY_05000158_WORKAROUND 0x020#endif2122#define CPLB_COMMON (CPLB_DIRTY | CPLB_SUPV_WR | CPLB_USER_WR | CPLB_USER_RD | CPLB_VALID | ANOMALY_05000158_WORKAROUND)2324#ifdef CONFIG_BFIN_EXTMEM_WRITEBACK25#define SDRAM_DGENERIC (CPLB_L1_CHBL | CPLB_COMMON)26#elif defined(CONFIG_BFIN_EXTMEM_WRITETHROUGH)27#define SDRAM_DGENERIC (CPLB_L1_CHBL | CPLB_WT | CPLB_L1_AOW | CPLB_COMMON)28#else29#define SDRAM_DGENERIC (CPLB_COMMON)30#endif3132#define SDRAM_DNON_CHBL (CPLB_COMMON)33#define SDRAM_EBIU (CPLB_COMMON)34#define SDRAM_OOPS (CPLB_VALID | ANOMALY_05000158_WORKAROUND | CPLB_LOCK | CPLB_DIRTY)3536#define L1_DMEMORY (CPLB_LOCK | CPLB_COMMON)3738#ifdef CONFIG_SMP39#define L2_ATTR (INITIAL_T | I_CPLB | D_CPLB)40#define L2_IMEMORY (CPLB_COMMON | PAGE_SIZE_1MB)41#define L2_DMEMORY (CPLB_LOCK | CPLB_COMMON | PAGE_SIZE_1MB)4243#else44#define L2_ATTR (INITIAL_T | SWITCH_T | I_CPLB | D_CPLB)45# if defined(CONFIG_BFIN_L2_ICACHEABLE)46# define L2_IMEMORY (CPLB_L1_CHBL | CPLB_USER_RD | CPLB_VALID | PAGE_SIZE_1MB)47# else48# define L2_IMEMORY ( CPLB_USER_RD | CPLB_VALID | PAGE_SIZE_1MB)49# endif5051# if defined(CONFIG_BFIN_L2_WRITEBACK)52# define L2_DMEMORY (CPLB_L1_CHBL | CPLB_COMMON | PAGE_SIZE_1MB)53# elif defined(CONFIG_BFIN_L2_WRITETHROUGH)54# define L2_DMEMORY (CPLB_L1_CHBL | CPLB_WT | CPLB_L1_AOW | CPLB_COMMON | PAGE_SIZE_1MB)55# else56# define L2_DMEMORY (CPLB_COMMON | PAGE_SIZE_1MB)57# endif58#endif /* CONFIG_SMP */5960#define SIZE_1K 0x00000400 /* 1K */61#define SIZE_4K 0x00001000 /* 4K */62#define SIZE_1M 0x00100000 /* 1M */63#define SIZE_4M 0x00400000 /* 4M */6465#define MAX_CPLBS 166667#define CPLB_ENABLE_ICACHE_P 068#define CPLB_ENABLE_DCACHE_P 169#define CPLB_ENABLE_DCACHE2_P 270#define CPLB_ENABLE_CPLBS_P 3 /* Deprecated! */71#define CPLB_ENABLE_ICPLBS_P 472#define CPLB_ENABLE_DCPLBS_P 57374#define CPLB_ENABLE_ICACHE (1<<CPLB_ENABLE_ICACHE_P)75#define CPLB_ENABLE_DCACHE (1<<CPLB_ENABLE_DCACHE_P)76#define CPLB_ENABLE_DCACHE2 (1<<CPLB_ENABLE_DCACHE2_P)77#define CPLB_ENABLE_CPLBS (1<<CPLB_ENABLE_CPLBS_P)78#define CPLB_ENABLE_ICPLBS (1<<CPLB_ENABLE_ICPLBS_P)79#define CPLB_ENABLE_DCPLBS (1<<CPLB_ENABLE_DCPLBS_P)80#define CPLB_ENABLE_ANY_CPLBS CPLB_ENABLE_CPLBS | \81CPLB_ENABLE_ICPLBS | \82CPLB_ENABLE_DCPLBS8384#define CPLB_RELOADED 0x000085#define CPLB_NO_UNLOCKED 0x000186#define CPLB_NO_ADDR_MATCH 0x000287#define CPLB_PROT_VIOL 0x000388#define CPLB_UNKNOWN_ERR 0x00048990#define CPLB_DEF_CACHE CPLB_L1_CHBL | CPLB_WT91#define CPLB_CACHE_ENABLED CPLB_L1_CHBL | CPLB_DIRTY9293#define CPLB_I_PAGE_MGMT CPLB_LOCK | CPLB_VALID94#define CPLB_D_PAGE_MGMT CPLB_LOCK | CPLB_ALL_ACCESS | CPLB_VALID95#define CPLB_DNOCACHE CPLB_ALL_ACCESS | CPLB_VALID96#define CPLB_DDOCACHE CPLB_DNOCACHE | CPLB_DEF_CACHE97#define CPLB_INOCACHE CPLB_USER_RD | CPLB_VALID98#define CPLB_IDOCACHE CPLB_INOCACHE | CPLB_L1_CHBL99100#define FAULT_RW (1 << 16)101#define FAULT_USERSUPV (1 << 17)102#define FAULT_CPLBBITS 0x0000ffff103104#ifndef __ASSEMBLY__105106static inline void _disable_cplb(u32 mmr, u32 mask)107{108u32 ctrl = bfin_read32(mmr) & ~mask;109/* CSYNC to ensure load store ordering */110__builtin_bfin_csync();111bfin_write32(mmr, ctrl);112__builtin_bfin_ssync();113}114static inline void disable_cplb(u32 mmr, u32 mask)115{116u32 ctrl = bfin_read32(mmr) & ~mask;117CSYNC();118bfin_write32(mmr, ctrl);119SSYNC();120}121#define _disable_dcplb() _disable_cplb(DMEM_CONTROL, ENDCPLB)122#define disable_dcplb() disable_cplb(DMEM_CONTROL, ENDCPLB)123#define _disable_icplb() _disable_cplb(IMEM_CONTROL, ENICPLB)124#define disable_icplb() disable_cplb(IMEM_CONTROL, ENICPLB)125126static inline void _enable_cplb(u32 mmr, u32 mask)127{128u32 ctrl = bfin_read32(mmr) | mask;129/* CSYNC to ensure load store ordering */130__builtin_bfin_csync();131bfin_write32(mmr, ctrl);132__builtin_bfin_ssync();133}134static inline void enable_cplb(u32 mmr, u32 mask)135{136u32 ctrl = bfin_read32(mmr) | mask;137CSYNC();138bfin_write32(mmr, ctrl);139SSYNC();140}141#define _enable_dcplb() _enable_cplb(DMEM_CONTROL, ENDCPLB)142#define enable_dcplb() enable_cplb(DMEM_CONTROL, ENDCPLB)143#define _enable_icplb() _enable_cplb(IMEM_CONTROL, ENICPLB)144#define enable_icplb() enable_cplb(IMEM_CONTROL, ENICPLB)145146#endif /* __ASSEMBLY__ */147148#endif /* _CPLB_H */149150151