Path: blob/master/arch/blackfin/include/asm/dpmc.h
15126 views
/*1* Miscellaneous IOCTL commands for Dynamic Power Management Controller Driver2*3* Copyright (C) 2004-2009 Analog Device Inc.4*5* Licensed under the GPL-26*/78#ifndef _BLACKFIN_DPMC_H_9#define _BLACKFIN_DPMC_H_1011#include <mach/pll.h>1213/* PLL_CTL Masks */14#define DF 0x0001 /* 0: PLL = CLKIN, 1: PLL = CLKIN/2 */15#define PLL_OFF 0x0002 /* PLL Not Powered */16#define STOPCK 0x0008 /* Core Clock Off */17#define PDWN 0x0020 /* Enter Deep Sleep Mode */18#ifdef __ADSPBF539__19# define IN_DELAY 0x0014 /* Add 200ps Delay To EBIU Input Latches */20# define OUT_DELAY 0x00C0 /* Add 200ps Delay To EBIU Output Signals */21#else22# define IN_DELAY 0x0040 /* Add 200ps Delay To EBIU Input Latches */23# define OUT_DELAY 0x0080 /* Add 200ps Delay To EBIU Output Signals */24#endif25#define BYPASS 0x0100 /* Bypass the PLL */26#define MSEL 0x7E00 /* Multiplier Select For CCLK/VCO Factors */27#define SPORT_HYST 0x8000 /* Enable Additional Hysteresis on SPORT Input Pins */28#define SET_MSEL(x) (((x)&0x3F) << 0x9) /* Set MSEL = 0-63 --> VCO = CLKIN*MSEL */2930/* PLL_DIV Masks */31#define SSEL 0x000F /* System Select */32#define CSEL 0x0030 /* Core Select */33#define CSEL_DIV1 0x0000 /* CCLK = VCO / 1 */34#define CSEL_DIV2 0x0010 /* CCLK = VCO / 2 */35#define CSEL_DIV4 0x0020 /* CCLK = VCO / 4 */36#define CSEL_DIV8 0x0030 /* CCLK = VCO / 8 */3738#define CCLK_DIV1 CSEL_DIV139#define CCLK_DIV2 CSEL_DIV240#define CCLK_DIV4 CSEL_DIV441#define CCLK_DIV8 CSEL_DIV84243#define SET_SSEL(x) ((x) & 0xF) /* Set SSEL = 0-15 --> SCLK = VCO/SSEL */44#define SCLK_DIV(x) (x) /* SCLK = VCO / x */4546/* PLL_STAT Masks */47#define ACTIVE_PLLENABLED 0x0001 /* Processor In Active Mode With PLL Enabled */48#define FULL_ON 0x0002 /* Processor In Full On Mode */49#define ACTIVE_PLLDISABLED 0x0004 /* Processor In Active Mode With PLL Disabled */50#define PLL_LOCKED 0x0020 /* PLL_LOCKCNT Has Been Reached */5152#define RTCWS 0x0400 /* RTC/Reset Wake-Up Status */53#define CANWS 0x0800 /* CAN Wake-Up Status */54#define USBWS 0x2000 /* USB Wake-Up Status */55#define KPADWS 0x4000 /* Keypad Wake-Up Status */56#define ROTWS 0x8000 /* Rotary Wake-Up Status */57#define GPWS 0x1000 /* General-Purpose Wake-Up Status */5859/* VR_CTL Masks */60#if defined(__ADSPBF52x__) || defined(__ADSPBF51x__)61#define FREQ 0x3000 /* Switching Oscillator Frequency For Regulator */62#define FREQ_1000 0x3000 /* Switching Frequency Is 1 MHz */63#else64#define FREQ 0x0003 /* Switching Oscillator Frequency For Regulator */65#define FREQ_333 0x0001 /* Switching Frequency Is 333 kHz */66#define FREQ_667 0x0002 /* Switching Frequency Is 667 kHz */67#define FREQ_1000 0x0003 /* Switching Frequency Is 1 MHz */68#endif69#define HIBERNATE 0x0000 /* Powerdown/Bypass On-Board Regulation */7071#define GAIN 0x000C /* Voltage Level Gain */72#define GAIN_5 0x0000 /* GAIN = 5 */73#define GAIN_10 0x0004 /* GAIN = 1 */74#define GAIN_20 0x0008 /* GAIN = 2 */75#define GAIN_50 0x000C /* GAIN = 5 */7677#define VLEV 0x00F0 /* Internal Voltage Level */78#ifdef __ADSPBF52x__79#define VLEV_085 0x0040 /* VLEV = 0.85 V (-5% - +10% Accuracy) */80#define VLEV_090 0x0050 /* VLEV = 0.90 V (-5% - +10% Accuracy) */81#define VLEV_095 0x0060 /* VLEV = 0.95 V (-5% - +10% Accuracy) */82#define VLEV_100 0x0070 /* VLEV = 1.00 V (-5% - +10% Accuracy) */83#define VLEV_105 0x0080 /* VLEV = 1.05 V (-5% - +10% Accuracy) */84#define VLEV_110 0x0090 /* VLEV = 1.10 V (-5% - +10% Accuracy) */85#define VLEV_115 0x00A0 /* VLEV = 1.15 V (-5% - +10% Accuracy) */86#define VLEV_120 0x00B0 /* VLEV = 1.20 V (-5% - +10% Accuracy) */87#else88#define VLEV_085 0x0060 /* VLEV = 0.85 V (-5% - +10% Accuracy) */89#define VLEV_090 0x0070 /* VLEV = 0.90 V (-5% - +10% Accuracy) */90#define VLEV_095 0x0080 /* VLEV = 0.95 V (-5% - +10% Accuracy) */91#define VLEV_100 0x0090 /* VLEV = 1.00 V (-5% - +10% Accuracy) */92#define VLEV_105 0x00A0 /* VLEV = 1.05 V (-5% - +10% Accuracy) */93#define VLEV_110 0x00B0 /* VLEV = 1.10 V (-5% - +10% Accuracy) */94#define VLEV_115 0x00C0 /* VLEV = 1.15 V (-5% - +10% Accuracy) */95#define VLEV_120 0x00D0 /* VLEV = 1.20 V (-5% - +10% Accuracy) */96#define VLEV_125 0x00E0 /* VLEV = 1.25 V (-5% - +10% Accuracy) */97#define VLEV_130 0x00F0 /* VLEV = 1.30 V (-5% - +10% Accuracy) */98#endif99100#define WAKE 0x0100 /* Enable RTC/Reset Wakeup From Hibernate */101#define CANWE 0x0200 /* Enable CAN Wakeup From Hibernate */102#define PHYWE 0x0400 /* Enable PHY Wakeup From Hibernate */103#define GPWE 0x0400 /* General-Purpose Wake-Up Enable */104#define MXVRWE 0x0400 /* Enable MXVR Wakeup From Hibernate */105#define KPADWE 0x1000 /* Keypad Wake-Up Enable */106#define ROTWE 0x2000 /* Rotary Wake-Up Enable */107#define CLKBUFOE 0x4000 /* CLKIN Buffer Output Enable */108#define SCKELOW 0x8000 /* Do Not Drive SCKE High During Reset After Hibernate */109110#if defined(__ADSPBF52x__) || defined(__ADSPBF51x__)111#define USBWE 0x0200 /* Enable USB Wakeup From Hibernate */112#else113#define USBWE 0x0800 /* Enable USB Wakeup From Hibernate */114#endif115116#ifndef __ASSEMBLY__117118void sleep_mode(u32 sic_iwr0, u32 sic_iwr1, u32 sic_iwr2);119void hibernate_mode(u32 sic_iwr0, u32 sic_iwr1, u32 sic_iwr2);120void sleep_deeper(u32 sic_iwr0, u32 sic_iwr1, u32 sic_iwr2);121void do_hibernate(int wakeup);122void set_dram_srfs(void);123void unset_dram_srfs(void);124125#define VRPAIR(vlev, freq) (((vlev) << 16) | ((freq) >> 16))126127#ifdef CONFIG_CPU_FREQ128#define CPUFREQ_CPU 0129#endif130struct bfin_dpmc_platform_data {131const unsigned int *tuple_tab;132unsigned short tabsize;133unsigned short vr_settling_time; /* in us */134};135136#else137138#define PM_PUSH(x) \139R0 = [P0 + (x - SRAM_BASE_ADDRESS)];\140[--SP] = R0;\141142#define PM_POP(x) \143R0 = [SP++];\144[P0 + (x - SRAM_BASE_ADDRESS)] = R0;\145146#define PM_SYS_PUSH(x) \147R0 = [P0 + (x - PLL_CTL)];\148[--SP] = R0;\149150#define PM_SYS_POP(x) \151R0 = [SP++];\152[P0 + (x - PLL_CTL)] = R0;\153154#define PM_SYS_PUSH16(x) \155R0 = w[P0 + (x - PLL_CTL)];\156[--SP] = R0;\157158#define PM_SYS_POP16(x) \159R0 = [SP++];\160w[P0 + (x - PLL_CTL)] = R0;\161162#endif163164#endif /*_BLACKFIN_DPMC_H_*/165166167