Path: blob/master/arch/blackfin/kernel/cplb-mpu/cplbinit.c
15126 views
/*1* Blackfin CPLB initialization2*3* Copyright 2008-2009 Analog Devices Inc.4*5* Licensed under the GPL-2 or later.6*/78#include <linux/module.h>910#include <asm/blackfin.h>11#include <asm/cplb.h>12#include <asm/cplbinit.h>13#include <asm/mem_map.h>1415struct cplb_entry icplb_tbl[NR_CPUS][MAX_CPLBS];16struct cplb_entry dcplb_tbl[NR_CPUS][MAX_CPLBS];1718int first_switched_icplb, first_switched_dcplb;19int first_mask_dcplb;2021void __init generate_cplb_tables_cpu(unsigned int cpu)22{23int i_d, i_i;24unsigned long addr;25unsigned long d_data, i_data;26unsigned long d_cache = 0, i_cache = 0;2728printk(KERN_INFO "MPU: setting up cplb tables with memory protection\n");2930#ifdef CONFIG_BFIN_EXTMEM_ICACHEABLE31i_cache = CPLB_L1_CHBL | ANOMALY_05000158_WORKAROUND;32#endif3334#ifdef CONFIG_BFIN_EXTMEM_DCACHEABLE35d_cache = CPLB_L1_CHBL;36#ifdef CONFIG_BFIN_EXTMEM_WRITETHROUGH37d_cache |= CPLB_L1_AOW | CPLB_WT;38#endif39#endif4041i_d = i_i = 0;4243/* Set up the zero page. */44dcplb_tbl[cpu][i_d].addr = 0;45dcplb_tbl[cpu][i_d++].data = SDRAM_OOPS | PAGE_SIZE_1KB;4647icplb_tbl[cpu][i_i].addr = 0;48icplb_tbl[cpu][i_i++].data = CPLB_VALID | i_cache | CPLB_USER_RD | PAGE_SIZE_1KB;4950/* Cover kernel memory with 4M pages. */51addr = 0;52d_data = d_cache | CPLB_SUPV_WR | CPLB_VALID | PAGE_SIZE_4MB | CPLB_DIRTY;53i_data = i_cache | CPLB_VALID | CPLB_PORTPRIO | PAGE_SIZE_4MB;5455for (; addr < memory_start; addr += 4 * 1024 * 1024) {56dcplb_tbl[cpu][i_d].addr = addr;57dcplb_tbl[cpu][i_d++].data = d_data;58icplb_tbl[cpu][i_i].addr = addr;59icplb_tbl[cpu][i_i++].data = i_data | (addr == 0 ? CPLB_USER_RD : 0);60}6162#ifdef CONFIG_ROMKERNEL63/* Cover kernel XIP flash area */64addr = CONFIG_ROM_BASE & ~(4 * 1024 * 1024 - 1);65dcplb_tbl[cpu][i_d].addr = addr;66dcplb_tbl[cpu][i_d++].data = d_data | CPLB_USER_RD;67icplb_tbl[cpu][i_i].addr = addr;68icplb_tbl[cpu][i_i++].data = i_data | CPLB_USER_RD;69#endif7071/* Cover L1 memory. One 4M area for code and data each is enough. */72#if L1_DATA_A_LENGTH > 0 || L1_DATA_B_LENGTH > 073dcplb_tbl[cpu][i_d].addr = get_l1_data_a_start_cpu(cpu);74dcplb_tbl[cpu][i_d++].data = L1_DMEMORY | PAGE_SIZE_4MB;75#endif76#if L1_CODE_LENGTH > 077icplb_tbl[cpu][i_i].addr = get_l1_code_start_cpu(cpu);78icplb_tbl[cpu][i_i++].data = L1_IMEMORY | PAGE_SIZE_4MB;79#endif8081/* Cover L2 memory */82#if L2_LENGTH > 083dcplb_tbl[cpu][i_d].addr = L2_START;84dcplb_tbl[cpu][i_d++].data = L2_DMEMORY;85icplb_tbl[cpu][i_i].addr = L2_START;86icplb_tbl[cpu][i_i++].data = L2_IMEMORY;87#endif8889first_mask_dcplb = i_d;90first_switched_dcplb = i_d + (1 << page_mask_order);91first_switched_icplb = i_i;9293while (i_d < MAX_CPLBS)94dcplb_tbl[cpu][i_d++].data = 0;95while (i_i < MAX_CPLBS)96icplb_tbl[cpu][i_i++].data = 0;97}9899void __init generate_cplb_tables_all(void)100{101}102103104