Path: blob/master/arch/blackfin/mach-bf533/include/mach/irq.h
10820 views
/*1* Copyright 2005-2008 Analog Devices Inc.2*3* Licensed under the GPL-2 or later4*/56#ifndef _BF533_IRQ_H_7#define _BF533_IRQ_H_89#include <mach-common/irq.h>1011#define NR_PERI_INTS 241213#define IRQ_PLL_WAKEUP BFIN_IRQ(0) /* PLL Wakeup Interrupt */14#define IRQ_DMA_ERROR BFIN_IRQ(1) /* DMA Error (general) */15#define IRQ_PPI_ERROR BFIN_IRQ(2) /* PPI Error Interrupt */16#define IRQ_SPORT0_ERROR BFIN_IRQ(3) /* SPORT0 Error Interrupt */17#define IRQ_SPORT1_ERROR BFIN_IRQ(4) /* SPORT1 Error Interrupt */18#define IRQ_SPI_ERROR BFIN_IRQ(5) /* SPI Error Interrupt */19#define IRQ_UART0_ERROR BFIN_IRQ(6) /* UART Error Interrupt */20#define IRQ_RTC BFIN_IRQ(7) /* RTC Interrupt */21#define IRQ_PPI BFIN_IRQ(8) /* DMA0 Interrupt (PPI) */22#define IRQ_SPORT0_RX BFIN_IRQ(9) /* DMA1 Interrupt (SPORT0 RX) */23#define IRQ_SPORT0_TX BFIN_IRQ(10) /* DMA2 Interrupt (SPORT0 TX) */24#define IRQ_SPORT1_RX BFIN_IRQ(11) /* DMA3 Interrupt (SPORT1 RX) */25#define IRQ_SPORT1_TX BFIN_IRQ(12) /* DMA4 Interrupt (SPORT1 TX) */26#define IRQ_SPI BFIN_IRQ(13) /* DMA5 Interrupt (SPI) */27#define IRQ_UART0_RX BFIN_IRQ(14) /* DMA6 Interrupt (UART RX) */28#define IRQ_UART0_TX BFIN_IRQ(15) /* DMA7 Interrupt (UART TX) */29#define IRQ_TIMER0 BFIN_IRQ(16) /* Timer 0 */30#define IRQ_TIMER1 BFIN_IRQ(17) /* Timer 1 */31#define IRQ_TIMER2 BFIN_IRQ(18) /* Timer 2 */32#define IRQ_PROG_INTA BFIN_IRQ(19) /* Programmable Flags A (8) */33#define IRQ_PROG_INTB BFIN_IRQ(20) /* Programmable Flags B (8) */34#define IRQ_MEM_DMA0 BFIN_IRQ(21) /* DMA8/9 Interrupt (Memory DMA Stream 0) */35#define IRQ_MEM_DMA1 BFIN_IRQ(22) /* DMA10/11 Interrupt (Memory DMA Stream 1) */36#define IRQ_WATCH BFIN_IRQ(23) /* Watch Dog Timer */3738#define SYS_IRQS 313940#define IRQ_PF0 3341#define IRQ_PF1 3442#define IRQ_PF2 3543#define IRQ_PF3 3644#define IRQ_PF4 3745#define IRQ_PF5 3846#define IRQ_PF6 3947#define IRQ_PF7 4048#define IRQ_PF8 4149#define IRQ_PF9 4250#define IRQ_PF10 4351#define IRQ_PF11 4452#define IRQ_PF12 4553#define IRQ_PF13 4654#define IRQ_PF14 4755#define IRQ_PF15 485657#define GPIO_IRQ_BASE IRQ_PF05859#define NR_MACH_IRQS (IRQ_PF15 + 1)6061/* IAR0 BIT FIELDS */62#define RTC_ERROR_POS 2863#define UART_ERROR_POS 2464#define SPORT1_ERROR_POS 2065#define SPI_ERROR_POS 1666#define SPORT0_ERROR_POS 1267#define PPI_ERROR_POS 868#define DMA_ERROR_POS 469#define PLLWAKE_ERROR_POS 07071/* IAR1 BIT FIELDS */72#define DMA7_UARTTX_POS 2873#define DMA6_UARTRX_POS 2474#define DMA5_SPI_POS 2075#define DMA4_SPORT1TX_POS 1676#define DMA3_SPORT1RX_POS 1277#define DMA2_SPORT0TX_POS 878#define DMA1_SPORT0RX_POS 479#define DMA0_PPI_POS 08081/* IAR2 BIT FIELDS */82#define WDTIMER_POS 2883#define MEMDMA1_POS 2484#define MEMDMA0_POS 2085#define PFB_POS 1686#define PFA_POS 1287#define TIMER2_POS 888#define TIMER1_POS 489#define TIMER0_POS 09091#endif929394