Path: blob/master/arch/blackfin/mach-bf538/include/mach/anomaly.h
15159 views
/*1* DO NOT EDIT THIS FILE2* This file is under version control at3* svn://sources.blackfin.uclinux.org/toolchain/trunk/proc-defs/header-frags/4* and can be replaced with that version at any time5* DO NOT EDIT THIS FILE6*7* Copyright 2004-2011 Analog Devices Inc.8* Licensed under the ADI BSD license.9* https://docs.blackfin.uclinux.org/doku.php?id=adi_bsd10*/1112/* This file should be up to date with:13* - Revision I, 05/25/2010; ADSP-BF538/BF538F Blackfin Processor Anomaly List14* - Revision N, 05/25/2010; ADSP-BF539/BF539F Blackfin Processor Anomaly List15*/1617#ifndef _MACH_ANOMALY_H_18#define _MACH_ANOMALY_H_1920/* We do not support old silicon - sorry */21#if __SILICON_REVISION__ < 422# error will not work on BF538/BF539 silicon version 0.0, 0.1, 0.2, or 0.323#endif2425#if defined(__ADSPBF538__)26# define ANOMALY_BF538 127#else28# define ANOMALY_BF538 029#endif30#if defined(__ADSPBF539__)31# define ANOMALY_BF539 132#else33# define ANOMALY_BF539 034#endif3536/* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot2 Not Supported */37#define ANOMALY_05000074 (1)38/* DMA_RUN Bit Is Not Valid after a Peripheral Receive Channel DMA Stops */39#define ANOMALY_05000119 (1)40/* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */41#define ANOMALY_05000122 (1)42/* PPI Data Lengths between 8 and 16 Do Not Zero Out Upper Bits */43#define ANOMALY_05000166 (1)44/* PPI_COUNT Cannot Be Programmed to 0 in General Purpose TX or RX Modes */45#define ANOMALY_05000179 (1)46/* PPI_DELAY Not Functional in PPI Modes with 0 Frame Syncs */47#define ANOMALY_05000180 (1)48/* False I/O Pin Interrupts on Edge-Sensitive Inputs When Polarity Setting Is Changed */49#define ANOMALY_05000193 (1)50/* Current DMA Address Shows Wrong Value During Carry Fix */51#define ANOMALY_05000199 (__SILICON_REVISION__ < 4)52/* NMI Event at Boot Time Results in Unpredictable State */53#define ANOMALY_05000219 (1)54/* SPI Slave Boot Mode Modifies Registers from Reset Value */55#define ANOMALY_05000229 (1)56/* PPI_FS3 Is Not Driven in 2 or 3 Internal Frame Sync Transmit Modes */57#define ANOMALY_05000233 (1)58/* If I-Cache Is On, CSYNC/SSYNC/IDLE Around Change of Control Causes Failures */59#define ANOMALY_05000244 (__SILICON_REVISION__ < 3)60/* False Hardware Error from an Access in the Shadow of a Conditional Branch */61#define ANOMALY_05000245 (1)62/* Maximum External Clock Speed for Timers */63#define ANOMALY_05000253 (1)64/* DCPLB_FAULT_ADDR MMR Register May Be Corrupted */65#define ANOMALY_05000261 (__SILICON_REVISION__ < 3)66/* High I/O Activity Causes Output Voltage of Internal Voltage Regulator (Vddint) to Decrease */67#define ANOMALY_05000270 (__SILICON_REVISION__ < 4)68/* Certain Data Cache Writethrough Modes Fail for Vddint <= 0.9V */69#define ANOMALY_05000272 (1)70/* Writes to Synchronous SDRAM Memory May Be Lost */71#define ANOMALY_05000273 (__SILICON_REVISION__ < 4)72/* Writes to an I/O Data Register One SCLK Cycle after an Edge Is Detected May Clear Interrupt */73#define ANOMALY_05000277 (__SILICON_REVISION__ < 4)74/* Disabling Peripherals with DMA Running May Cause DMA System Instability */75#define ANOMALY_05000278 (__SILICON_REVISION__ < 4)76/* False Hardware Error Exception when ISR Context Is Not Restored */77#define ANOMALY_05000281 (__SILICON_REVISION__ < 4)78/* Memory DMA Corruption with 32-Bit Data and Traffic Control */79#define ANOMALY_05000282 (__SILICON_REVISION__ < 4)80/* System MMR Write Is Stalled Indefinitely when Killed in a Particular Stage */81#define ANOMALY_05000283 (__SILICON_REVISION__ < 4)82/* SPORTs May Receive Bad Data If FIFOs Fill Up */83#define ANOMALY_05000288 (__SILICON_REVISION__ < 4)84/* Reads from CAN Mailbox and Acceptance Mask Area Can Fail */85#define ANOMALY_05000291 (__SILICON_REVISION__ < 4)86/* Hibernate Leakage Current Is Higher Than Specified */87#define ANOMALY_05000293 (__SILICON_REVISION__ < 4)88/* Timer Pin Limitations for PPI TX Modes with External Frame Syncs */89#define ANOMALY_05000294 (1)90/* Memory-To-Memory DMA Source/Destination Descriptors Must Be in Same Memory Space */91#define ANOMALY_05000301 (__SILICON_REVISION__ < 4)92/* SSYNCs After Writes To CAN/DMA MMR Registers Are Not Always Handled Correctly */93#define ANOMALY_05000304 (__SILICON_REVISION__ < 4)94/* SCKELOW Bit Does Not Maintain State Through Hibernate */95#define ANOMALY_05000307 (__SILICON_REVISION__ < 4)96/* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */97#define ANOMALY_05000310 (1)98/* Errors when SSYNC, CSYNC, or Loads to LT, LB and LC Registers Are Interrupted */99#define ANOMALY_05000312 (__SILICON_REVISION__ < 5)100/* PPI Is Level-Sensitive on First Transfer In Single Frame Sync Modes */101#define ANOMALY_05000313 (__SILICON_REVISION__ < 4)102/* Killed System MMR Write Completes Erroneously on Next System MMR Access */103#define ANOMALY_05000315 (__SILICON_REVISION__ < 4)104/* PFx Glitch on Write to FIO_FLAG_D or FIO_FLAG_T */105#define ANOMALY_05000318 (ANOMALY_BF539 && __SILICON_REVISION__ < 4)106/* Regulator Programming Blocked when Hibernate Wakeup Source Remains Active */107#define ANOMALY_05000355 (__SILICON_REVISION__ < 5)108/* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */109#define ANOMALY_05000357 (__SILICON_REVISION__ < 5)110/* PPI Underflow Error Goes Undetected in ITU-R 656 Mode */111#define ANOMALY_05000366 (1)112/* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */113#define ANOMALY_05000371 (__SILICON_REVISION__ < 5)114/* Entering Hibernate State with Peripheral Wakeups Enabled Draws Excess Current */115#define ANOMALY_05000374 (__SILICON_REVISION__ == 4)116/* GPIO Pins PC1 and PC4 Can Function as Normal Outputs */117#define ANOMALY_05000375 (__SILICON_REVISION__ < 4)118/* SSYNC Stalls Processor when Executed from Non-Cacheable Memory */119#define ANOMALY_05000402 (__SILICON_REVISION__ == 3)120/* Level-Sensitive External GPIO Wakeups May Cause Indefinite Stall */121#define ANOMALY_05000403 (1)122/* Speculative Fetches Can Cause Undesired External FIFO Operations */123#define ANOMALY_05000416 (1)124/* Multichannel SPORT Channel Misalignment Under Specific Configuration */125#define ANOMALY_05000425 (1)126/* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */127#define ANOMALY_05000426 (1)128/* Specific GPIO Pins May Change State when Entering Hibernate */129#define ANOMALY_05000436 (__SILICON_REVISION__ > 3)130/* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */131#define ANOMALY_05000443 (1)132/* False Hardware Error when RETI Points to Invalid Memory */133#define ANOMALY_05000461 (1)134/* Synchronization Problem at Startup May Cause SPORT Transmit Channels to Misalign */135#define ANOMALY_05000462 (1)136/* Interrupted 32-Bit SPORT Data Register Access Results In Underflow */137#define ANOMALY_05000473 (1)138/* Possible Lockup Condition whem Modifying PLL from External Memory */139#define ANOMALY_05000475 (1)140/* TESTSET Instruction Cannot Be Interrupted */141#define ANOMALY_05000477 (1)142/* Reads of ITEST_COMMAND and ITEST_DATA Registers Cause Cache Corruption */143#define ANOMALY_05000481 (1)144/* IFLUSH sucks at life */145#define ANOMALY_05000491 (1)146147/* Anomalies that don't exist on this proc */148#define ANOMALY_05000099 (0)149#define ANOMALY_05000120 (0)150#define ANOMALY_05000125 (0)151#define ANOMALY_05000149 (0)152#define ANOMALY_05000158 (0)153#define ANOMALY_05000171 (0)154#define ANOMALY_05000182 (0)155#define ANOMALY_05000189 (0)156#define ANOMALY_05000198 (0)157#define ANOMALY_05000202 (0)158#define ANOMALY_05000215 (0)159#define ANOMALY_05000220 (0)160#define ANOMALY_05000227 (0)161#define ANOMALY_05000230 (0)162#define ANOMALY_05000231 (0)163#define ANOMALY_05000234 (0)164#define ANOMALY_05000242 (0)165#define ANOMALY_05000248 (0)166#define ANOMALY_05000250 (0)167#define ANOMALY_05000254 (0)168#define ANOMALY_05000257 (0)169#define ANOMALY_05000263 (0)170#define ANOMALY_05000266 (0)171#define ANOMALY_05000274 (0)172#define ANOMALY_05000287 (0)173#define ANOMALY_05000305 (0)174#define ANOMALY_05000311 (0)175#define ANOMALY_05000323 (0)176#define ANOMALY_05000353 (1)177#define ANOMALY_05000362 (1)178#define ANOMALY_05000363 (0)179#define ANOMALY_05000364 (0)180#define ANOMALY_05000380 (0)181#define ANOMALY_05000383 (0)182#define ANOMALY_05000386 (1)183#define ANOMALY_05000389 (0)184#define ANOMALY_05000400 (0)185#define ANOMALY_05000412 (0)186#define ANOMALY_05000430 (0)187#define ANOMALY_05000432 (0)188#define ANOMALY_05000435 (0)189#define ANOMALY_05000440 (0)190#define ANOMALY_05000447 (0)191#define ANOMALY_05000448 (0)192#define ANOMALY_05000456 (0)193#define ANOMALY_05000450 (0)194#define ANOMALY_05000465 (0)195#define ANOMALY_05000467 (0)196#define ANOMALY_05000474 (0)197#define ANOMALY_05000480 (0)198#define ANOMALY_05000485 (0)199200#endif201202203