Path: blob/master/arch/blackfin/mach-bf538/include/mach/irq.h
15159 views
/*1* Copyright 2008 Analog Devices Inc.2*3* Licensed under the GPL-2 or later.4*/56#ifndef _BF538_IRQ_H_7#define _BF538_IRQ_H_89#include <mach-common/irq.h>1011#define NR_PERI_INTS (2 * 32)1213#define IRQ_PLL_WAKEUP BFIN_IRQ(0) /* PLL Wakeup Interrupt */14#define IRQ_DMA0_ERROR BFIN_IRQ(1) /* DMA Error 0 (generic) */15#define IRQ_PPI_ERROR BFIN_IRQ(2) /* PPI Error */16#define IRQ_SPORT0_ERROR BFIN_IRQ(3) /* SPORT0 Status */17#define IRQ_SPORT1_ERROR BFIN_IRQ(4) /* SPORT1 Status */18#define IRQ_SPI0_ERROR BFIN_IRQ(5) /* SPI0 Status */19#define IRQ_UART0_ERROR BFIN_IRQ(6) /* UART0 Status */20#define IRQ_RTC BFIN_IRQ(7) /* RTC */21#define IRQ_PPI BFIN_IRQ(8) /* DMA Channel 0 (PPI) */22#define IRQ_SPORT0_RX BFIN_IRQ(9) /* DMA 1 Channel (SPORT0 RX) */23#define IRQ_SPORT0_TX BFIN_IRQ(10) /* DMA 2 Channel (SPORT0 TX) */24#define IRQ_SPORT1_RX BFIN_IRQ(11) /* DMA 3 Channel (SPORT1 RX) */25#define IRQ_SPORT1_TX BFIN_IRQ(12) /* DMA 4 Channel (SPORT1 TX) */26#define IRQ_SPI0 BFIN_IRQ(13) /* DMA 5 Channel (SPI0) */27#define IRQ_UART0_RX BFIN_IRQ(14) /* DMA 6 Channel (UART0 RX) */28#define IRQ_UART0_TX BFIN_IRQ(15) /* DMA 7 Channel (UART0 TX) */29#define IRQ_TIMER0 BFIN_IRQ(16) /* Timer 0 */30#define IRQ_TIMER1 BFIN_IRQ(17) /* Timer 1 */31#define IRQ_TIMER2 BFIN_IRQ(18) /* Timer 2 */32#define IRQ_PORTF_INTA BFIN_IRQ(19) /* Port F Interrupt A */33#define IRQ_PORTF_INTB BFIN_IRQ(20) /* Port F Interrupt B */34#define IRQ_MEM0_DMA0 BFIN_IRQ(21) /* MDMA0 Stream 0 */35#define IRQ_MEM0_DMA1 BFIN_IRQ(22) /* MDMA0 Stream 1 */36#define IRQ_WATCH BFIN_IRQ(23) /* Software Watchdog Timer */37#define IRQ_DMA1_ERROR BFIN_IRQ(24) /* DMA Error 1 (generic) */38#define IRQ_SPORT2_ERROR BFIN_IRQ(25) /* SPORT2 Status */39#define IRQ_SPORT3_ERROR BFIN_IRQ(26) /* SPORT3 Status */40#define IRQ_SPI1_ERROR BFIN_IRQ(28) /* SPI1 Status */41#define IRQ_SPI2_ERROR BFIN_IRQ(29) /* SPI2 Status */42#define IRQ_UART1_ERROR BFIN_IRQ(30) /* UART1 Status */43#define IRQ_UART2_ERROR BFIN_IRQ(31) /* UART2 Status */44#define IRQ_CAN_ERROR BFIN_IRQ(32) /* CAN Status (Error) Interrupt */45#define IRQ_SPORT2_RX BFIN_IRQ(33) /* DMA 8 Channel (SPORT2 RX) */46#define IRQ_SPORT2_TX BFIN_IRQ(34) /* DMA 9 Channel (SPORT2 TX) */47#define IRQ_SPORT3_RX BFIN_IRQ(35) /* DMA 10 Channel (SPORT3 RX) */48#define IRQ_SPORT3_TX BFIN_IRQ(36) /* DMA 11 Channel (SPORT3 TX) */49#define IRQ_SPI1 BFIN_IRQ(39) /* DMA 14 Channel (SPI1) */50#define IRQ_SPI2 BFIN_IRQ(40) /* DMA 15 Channel (SPI2) */51#define IRQ_UART1_RX BFIN_IRQ(41) /* DMA 16 Channel (UART1 RX) */52#define IRQ_UART1_TX BFIN_IRQ(42) /* DMA 17 Channel (UART1 TX) */53#define IRQ_UART2_RX BFIN_IRQ(43) /* DMA 18 Channel (UART2 RX) */54#define IRQ_UART2_TX BFIN_IRQ(44) /* DMA 19 Channel (UART2 TX) */55#define IRQ_TWI0 BFIN_IRQ(45) /* TWI0 */56#define IRQ_TWI1 BFIN_IRQ(46) /* TWI1 */57#define IRQ_CAN_RX BFIN_IRQ(47) /* CAN Receive Interrupt */58#define IRQ_CAN_TX BFIN_IRQ(48) /* CAN Transmit Interrupt */59#define IRQ_MEM1_DMA0 BFIN_IRQ(49) /* MDMA1 Stream 0 */60#define IRQ_MEM1_DMA1 BFIN_IRQ(50) /* MDMA1 Stream 1 */6162#define SYS_IRQS BFIN_IRQ(63) /* 70 */6364#define IRQ_PF0 7165#define IRQ_PF1 7266#define IRQ_PF2 7367#define IRQ_PF3 7468#define IRQ_PF4 7569#define IRQ_PF5 7670#define IRQ_PF6 7771#define IRQ_PF7 7872#define IRQ_PF8 7973#define IRQ_PF9 8074#define IRQ_PF10 8175#define IRQ_PF11 8276#define IRQ_PF12 8377#define IRQ_PF13 8478#define IRQ_PF14 8579#define IRQ_PF15 868081#define GPIO_IRQ_BASE IRQ_PF08283#define NR_MACH_IRQS (IRQ_PF15 + 1)8485/* IAR0 BIT FIELDS */86#define IRQ_PLL_WAKEUP_POS 087#define IRQ_DMA0_ERROR_POS 488#define IRQ_PPI_ERROR_POS 889#define IRQ_SPORT0_ERROR_POS 1290#define IRQ_SPORT1_ERROR_POS 1691#define IRQ_SPI0_ERROR_POS 2092#define IRQ_UART0_ERROR_POS 2493#define IRQ_RTC_POS 289495/* IAR1 BIT FIELDS */96#define IRQ_PPI_POS 097#define IRQ_SPORT0_RX_POS 498#define IRQ_SPORT0_TX_POS 899#define IRQ_SPORT1_RX_POS 12100#define IRQ_SPORT1_TX_POS 16101#define IRQ_SPI0_POS 20102#define IRQ_UART0_RX_POS 24103#define IRQ_UART0_TX_POS 28104105/* IAR2 BIT FIELDS */106#define IRQ_TIMER0_POS 0107#define IRQ_TIMER1_POS 4108#define IRQ_TIMER2_POS 8109#define IRQ_PORTF_INTA_POS 12110#define IRQ_PORTF_INTB_POS 16111#define IRQ_MEM0_DMA0_POS 20112#define IRQ_MEM0_DMA1_POS 24113#define IRQ_WATCH_POS 28114115/* IAR3 BIT FIELDS */116#define IRQ_DMA1_ERROR_POS 0117#define IRQ_SPORT2_ERROR_POS 4118#define IRQ_SPORT3_ERROR_POS 8119#define IRQ_SPI1_ERROR_POS 16120#define IRQ_SPI2_ERROR_POS 20121#define IRQ_UART1_ERROR_POS 24122#define IRQ_UART2_ERROR_POS 28123124/* IAR4 BIT FIELDS */125#define IRQ_CAN_ERROR_POS 0126#define IRQ_SPORT2_RX_POS 4127#define IRQ_SPORT2_TX_POS 8128#define IRQ_SPORT3_RX_POS 12129#define IRQ_SPORT3_TX_POS 16130#define IRQ_SPI1_POS 28131132/* IAR5 BIT FIELDS */133#define IRQ_SPI2_POS 0134#define IRQ_UART1_RX_POS 4135#define IRQ_UART1_TX_POS 8136#define IRQ_UART2_RX_POS 12137#define IRQ_UART2_TX_POS 16138#define IRQ_TWI0_POS 20139#define IRQ_TWI1_POS 24140#define IRQ_CAN_RX_POS 28141142/* IAR6 BIT FIELDS */143#define IRQ_CAN_TX_POS 0144#define IRQ_MEM1_DMA0_POS 4145#define IRQ_MEM1_DMA1_POS 8146147#endif148149150