Path: blob/master/arch/blackfin/mach-bf548/include/mach/anomaly.h
15159 views
/*1* DO NOT EDIT THIS FILE2* This file is under version control at3* svn://sources.blackfin.uclinux.org/toolchain/trunk/proc-defs/header-frags/4* and can be replaced with that version at any time5* DO NOT EDIT THIS FILE6*7* Copyright 2004-2011 Analog Devices Inc.8* Licensed under the ADI BSD license.9* https://docs.blackfin.uclinux.org/doku.php?id=adi_bsd10*/1112/* This file should be up to date with:13* - Revision J, 06/03/2010; ADSP-BF542/BF544/BF547/BF548/BF549 Blackfin Processor Anomaly List14*/1516#ifndef _MACH_ANOMALY_H_17#define _MACH_ANOMALY_H_1819/* We do not support 0.0 or 0.1 silicon - sorry */20#if __SILICON_REVISION__ < 221# error will not work on BF548 silicon version 0.0, or 0.122#endif2324/* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot2 Not Supported */25#define ANOMALY_05000074 (1)26/* DMA_RUN Bit Is Not Valid after a Peripheral Receive Channel DMA Stops */27#define ANOMALY_05000119 (1)28/* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */29#define ANOMALY_05000122 (1)30/* Data Corruption/Core Hang with L2/L3 Configured in Writeback Cache Mode */31#define ANOMALY_05000220 (1)32/* False Hardware Error from an Access in the Shadow of a Conditional Branch */33#define ANOMALY_05000245 (1)34/* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */35#define ANOMALY_05000265 (1)36/* Certain Data Cache Writethrough Modes Fail for Vddint <= 0.9V */37#define ANOMALY_05000272 (1)38/* False Hardware Error Exception when ISR Context Is Not Restored */39#define ANOMALY_05000281 (__SILICON_REVISION__ < 1)40/* SSYNCs After Writes To CAN/DMA MMR Registers Are Not Always Handled Correctly */41#define ANOMALY_05000304 (__SILICON_REVISION__ < 1)42/* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */43#define ANOMALY_05000310 (1)44/* Errors when SSYNC, CSYNC, or Loads to LT, LB and LC Registers Are Interrupted */45#define ANOMALY_05000312 (__SILICON_REVISION__ < 1)46/* TWI Slave Boot Mode Is Not Functional */47#define ANOMALY_05000324 (__SILICON_REVISION__ < 1)48/* FIFO Boot Mode Not Functional */49#define ANOMALY_05000325 (__SILICON_REVISION__ < 2)50/* Data Lost When Core and DMA Accesses Are Made to the USB FIFO Simultaneously */51#define ANOMALY_05000327 (__SILICON_REVISION__ < 1)52/* Incorrect Access of OTP_STATUS During otp_write() Function */53#define ANOMALY_05000328 (__SILICON_REVISION__ < 1)54/* Synchronous Burst Flash Boot Mode Is Not Functional */55#define ANOMALY_05000329 (__SILICON_REVISION__ < 1)56/* Host DMA Boot Modes Are Not Functional */57#define ANOMALY_05000330 (__SILICON_REVISION__ < 1)58/* Inadequate Timing Margins on DDR DQS to DQ and DQM Skew */59#define ANOMALY_05000334 (__SILICON_REVISION__ < 1)60/* Inadequate Rotary Debounce Logic Duration */61#define ANOMALY_05000335 (__SILICON_REVISION__ < 1)62/* Phantom Interrupt Occurs After First Configuration of Host DMA Port */63#define ANOMALY_05000336 (__SILICON_REVISION__ < 1)64/* Disallowed Configuration Prevents Subsequent Allowed Configuration on Host DMA Port */65#define ANOMALY_05000337 (__SILICON_REVISION__ < 1)66/* Slave-Mode SPI0 MISO Failure With CPHA = 0 */67#define ANOMALY_05000338 (__SILICON_REVISION__ < 1)68/* If Memory Reads Are Enabled on SDH or HOSTDP, Other DMAC1 Peripherals Cannot Read */69#define ANOMALY_05000340 (__SILICON_REVISION__ < 1)70/* Boot Host Wait (HWAIT) and Boot Host Wait Alternate (HWAITA) Signals Are Swapped */71#define ANOMALY_05000344 (__SILICON_REVISION__ < 1)72/* USB Calibration Value Is Not Initialized */73#define ANOMALY_05000346 (__SILICON_REVISION__ < 1)74/* USB Calibration Value to use */75#define ANOMALY_05000346_value 0x541176/* Preboot Routine Incorrectly Alters Reset Value of USB Register */77#define ANOMALY_05000347 (__SILICON_REVISION__ < 1)78/* Data Lost when Core Reads SDH Data FIFO */79#define ANOMALY_05000349 (__SILICON_REVISION__ < 1)80/* PLL Status Register Is Inaccurate */81#define ANOMALY_05000351 (__SILICON_REVISION__ < 1)82/* bfrom_SysControl() Firmware Function Performs Improper System Reset */83/*84* Note: anomaly sheet says this is fixed with bf54x-0.2+, but testing85* shows that the fix itself does not cover all cases.86*/87#define ANOMALY_05000353 (1)88/* Regulator Programming Blocked when Hibernate Wakeup Source Remains Active */89#define ANOMALY_05000355 (__SILICON_REVISION__ < 1)90/* System Stalled During A Core Access To AMC While A Core Access To NFC FIFO Is Required */91#define ANOMALY_05000356 (__SILICON_REVISION__ < 1)92/* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */93#define ANOMALY_05000357 (1)94/* External Memory Read Access Hangs Core With PLL Bypass */95#define ANOMALY_05000360 (1)96/* DMAs that Go Urgent during Tight Core Writes to External Memory Are Blocked */97#define ANOMALY_05000365 (1)98/* WURESET Bit In SYSCR Register Does Not Properly Indicate Hibernate Wake-Up */99#define ANOMALY_05000367 (__SILICON_REVISION__ < 1)100/* Addressing Conflict between Boot ROM and Asynchronous Memory */101#define ANOMALY_05000369 (1)102/* Default PLL MSEL and SSEL Settings Can Cause 400MHz Product To Violate Specifications */103#define ANOMALY_05000370 (__SILICON_REVISION__ < 1)104/* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */105#define ANOMALY_05000371 (__SILICON_REVISION__ < 2)106/* USB DP/DM Data Pins May Lose State When Entering Hibernate */107#define ANOMALY_05000372 (__SILICON_REVISION__ < 1)108/* Security/Authentication Speedpath Causes Authentication To Fail To Initiate */109#define ANOMALY_05000378 (__SILICON_REVISION__ < 2)110/* 16-Bit NAND FLASH Boot Mode Is Not Functional */111#define ANOMALY_05000379 (1)112/* 8-Bit NAND Flash Boot Mode Not Functional */113#define ANOMALY_05000382 (__SILICON_REVISION__ < 1)114/* Some ATAPI Modes Are Not Functional */115#define ANOMALY_05000383 (1)116/* Boot from OTP Memory Not Functional */117#define ANOMALY_05000385 (__SILICON_REVISION__ < 1)118/* bfrom_SysControl() Firmware Routine Not Functional */119#define ANOMALY_05000386 (__SILICON_REVISION__ < 1)120/* Programmable Preboot Settings Not Functional */121#define ANOMALY_05000387 (__SILICON_REVISION__ < 1)122/* CRC32 Checksum Support Not Functional */123#define ANOMALY_05000388 (__SILICON_REVISION__ < 1)124/* Reset Vector Must Not Be in SDRAM Memory Space */125#define ANOMALY_05000389 (__SILICON_REVISION__ < 1)126/* Changed Meaning of BCODE Field in SYSCR Register */127#define ANOMALY_05000390 (__SILICON_REVISION__ < 1)128/* Repeated Boot from Page-Mode or Burst-Mode Flash Memory May Fail */129#define ANOMALY_05000391 (__SILICON_REVISION__ < 1)130/* pTempCurrent Not Present in ADI_BOOT_DATA Structure */131#define ANOMALY_05000392 (__SILICON_REVISION__ < 1)132/* Deprecated Value of dTempByteCount in ADI_BOOT_DATA Structure */133#define ANOMALY_05000393 (__SILICON_REVISION__ < 1)134/* Log Buffer Not Functional */135#define ANOMALY_05000394 (__SILICON_REVISION__ < 1)136/* Hook Routine Not Functional */137#define ANOMALY_05000395 (__SILICON_REVISION__ < 1)138/* Header Indirect Bit Not Functional */139#define ANOMALY_05000396 (__SILICON_REVISION__ < 1)140/* BK_ONES, BK_ZEROS, and BK_DATECODE Constants Not Functional */141#define ANOMALY_05000397 (__SILICON_REVISION__ < 1)142/* Lockbox SESR Disallows Certain User Interrupts */143#define ANOMALY_05000404 (__SILICON_REVISION__ < 2)144/* Lockbox SESR Firmware Does Not Save/Restore Full Context */145#define ANOMALY_05000405 (1)146/* Lockbox SESR Argument Checking Does Not Check L2 Memory Protection Range */147#define ANOMALY_05000406 (__SILICON_REVISION__ < 2)148/* Lockbox SESR Firmware Arguments Are Not Retained After First Initialization */149#define ANOMALY_05000407 (__SILICON_REVISION__ < 2)150/* Lockbox Firmware Memory Cleanup Routine Does not Clear Registers */151#define ANOMALY_05000408 (1)152/* Lockbox firmware leaves MDMA0 channel enabled */153#define ANOMALY_05000409 (__SILICON_REVISION__ < 2)154/* bfrom_SysControl() Firmware Function Cannot be Used to Enter Power Saving Modes */155#define ANOMALY_05000411 (__SILICON_REVISION__ < 2)156/* NAND Boot Mode Not Compatible With Some NAND Flash Devices */157#define ANOMALY_05000413 (__SILICON_REVISION__ < 2)158/* OTP_CHECK_FOR_PREV_WRITE Bit is Not Functional in bfrom_OtpWrite() API */159#define ANOMALY_05000414 (__SILICON_REVISION__ < 2)160/* Speculative Fetches Can Cause Undesired External FIFO Operations */161#define ANOMALY_05000416 (1)162/* Multichannel SPORT Channel Misalignment Under Specific Configuration */163#define ANOMALY_05000425 (1)164/* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */165#define ANOMALY_05000426 (1)166/* CORE_EPPI_PRIO bit and SYS_EPPI_PRIO bit in the HMDMA1_CONTROL register are not functional */167#define ANOMALY_05000427 (__SILICON_REVISION__ < 2)168/* WB_EDGE Bit in NFC_IRQSTAT Incorrectly Reflects Buffer Status Instead of IRQ Status */169#define ANOMALY_05000429 (__SILICON_REVISION__ < 2)170/* Software System Reset Corrupts PLL_LOCKCNT Register */171#define ANOMALY_05000430 (__SILICON_REVISION__ >= 2)172/* Incorrect Use of Stack in Lockbox Firmware During Authentication */173#define ANOMALY_05000431 (__SILICON_REVISION__ < 3)174/* SW Breakpoints Ignored Upon Return From Lockbox Authentication */175#define ANOMALY_05000434 (1)176/* OTP Write Accesses Not Supported */177#define ANOMALY_05000442 (__SILICON_REVISION__ < 1)178/* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */179#define ANOMALY_05000443 (1)180/* CDMAPRIO and L2DMAPRIO Bits in the SYSCR Register Are Not Functional */181#define ANOMALY_05000446 (1)182/* UART IrDA Receiver Fails on Extended Bit Pulses */183#define ANOMALY_05000447 (1)184/* DDR Clock Duty Cycle Spec Violation (tCH, tCL) */185#define ANOMALY_05000448 (__SILICON_REVISION__ == 1)186/* Reduced Timing Margins on DDR Output Setup and Hold (tDS and tDH) */187#define ANOMALY_05000449 (__SILICON_REVISION__ == 1)188/* USB DMA Mode 1 Short Packet Data Corruption */189#define ANOMALY_05000450 (1)190/* Incorrect Default Hysteresis Setting for RESET, NMI, and BMODE Signals */191#define ANOMALY_05000452 (__SILICON_REVISION__ < 1)192/* USB Receive Interrupt Is Not Generated in DMA Mode 1 */193#define ANOMALY_05000456 (1)194/* Host DMA Port Responds to Certain Bus Activity Without HOST_CE Assertion */195#define ANOMALY_05000457 (1)196/* USB DMA Mode 1 Failure When Multiple USB DMA Channels Are Concurrently Enabled */197#define ANOMALY_05000460 (1)198/* False Hardware Error when RETI Points to Invalid Memory */199#define ANOMALY_05000461 (1)200/* Synchronization Problem at Startup May Cause SPORT Transmit Channels to Misalign */201#define ANOMALY_05000462 (1)202/* USB DMA RX Data Corruption */203#define ANOMALY_05000463 (1)204/* USB TX DMA Hang */205#define ANOMALY_05000464 (1)206/* USB Rx DMA hang */207#define ANOMALY_05000465 (1)208/* TxPktRdy Bit Not Set for Transmit Endpoint When Core and DMA Access USB Endpoint FIFOs Simultaneously */209#define ANOMALY_05000466 (1)210/* Possible RX data corruption when control & data EP FIFOs are accessed via the core */211#define ANOMALY_05000467 (1)212/* Interrupted 32-Bit SPORT Data Register Access Results In Underflow */213#define ANOMALY_05000473 (1)214/* Access to DDR-SDRAM causes system hang under certain PLL/VR settings */215#define ANOMALY_05000474 (1)216/* TESTSET Instruction Cannot Be Interrupted */217#define ANOMALY_05000477 (1)218/* Reads of ITEST_COMMAND and ITEST_DATA Registers Cause Cache Corruption */219#define ANOMALY_05000481 (1)220/* Possible USB Data Corruption When Multiple Endpoints Are Accessed by the Core */221#define ANOMALY_05000483 (1)222/* DDR Trim May Not Be Performed for Certain VLEV Values in OTP Page PBS00L */223#define ANOMALY_05000484 (__SILICON_REVISION__ < 3)224/* PLL_CTL Change Using bfrom_SysControl() Can Result in Processor Overclocking */225#define ANOMALY_05000485 (__SILICON_REVISION__ >= 2)226/* IFLUSH sucks at life */227#define ANOMALY_05000491 (1)228229/* Anomalies that don't exist on this proc */230#define ANOMALY_05000099 (0)231#define ANOMALY_05000120 (0)232#define ANOMALY_05000125 (0)233#define ANOMALY_05000149 (0)234#define ANOMALY_05000158 (0)235#define ANOMALY_05000171 (0)236#define ANOMALY_05000179 (0)237#define ANOMALY_05000182 (0)238#define ANOMALY_05000183 (0)239#define ANOMALY_05000189 (0)240#define ANOMALY_05000198 (0)241#define ANOMALY_05000202 (0)242#define ANOMALY_05000215 (0)243#define ANOMALY_05000219 (0)244#define ANOMALY_05000227 (0)245#define ANOMALY_05000230 (0)246#define ANOMALY_05000231 (0)247#define ANOMALY_05000233 (0)248#define ANOMALY_05000234 (0)249#define ANOMALY_05000242 (0)250#define ANOMALY_05000244 (0)251#define ANOMALY_05000248 (0)252#define ANOMALY_05000250 (0)253#define ANOMALY_05000254 (0)254#define ANOMALY_05000257 (0)255#define ANOMALY_05000261 (0)256#define ANOMALY_05000263 (0)257#define ANOMALY_05000266 (0)258#define ANOMALY_05000273 (0)259#define ANOMALY_05000274 (0)260#define ANOMALY_05000278 (0)261#define ANOMALY_05000283 (0)262#define ANOMALY_05000287 (0)263#define ANOMALY_05000301 (0)264#define ANOMALY_05000305 (0)265#define ANOMALY_05000307 (0)266#define ANOMALY_05000311 (0)267#define ANOMALY_05000315 (0)268#define ANOMALY_05000323 (0)269#define ANOMALY_05000362 (1)270#define ANOMALY_05000363 (0)271#define ANOMALY_05000364 (0)272#define ANOMALY_05000380 (0)273#define ANOMALY_05000400 (0)274#define ANOMALY_05000402 (0)275#define ANOMALY_05000412 (0)276#define ANOMALY_05000432 (0)277#define ANOMALY_05000435 (0)278#define ANOMALY_05000440 (0)279#define ANOMALY_05000475 (0)280#define ANOMALY_05000480 (0)281282#endif283284285