Path: blob/master/arch/blackfin/mach-bf561/include/mach/anomaly.h
10820 views
/*1* DO NOT EDIT THIS FILE2* This file is under version control at3* svn://sources.blackfin.uclinux.org/toolchain/trunk/proc-defs/header-frags/4* and can be replaced with that version at any time5* DO NOT EDIT THIS FILE6*7* Copyright 2004-2011 Analog Devices Inc.8* Licensed under the ADI BSD license.9* https://docs.blackfin.uclinux.org/doku.php?id=adi_bsd10*/1112/* This file should be up to date with:13* - Revision R, 05/25/2010; ADSP-BF561 Blackfin Processor Anomaly List14*/1516#ifndef _MACH_ANOMALY_H_17#define _MACH_ANOMALY_H_1819/* We do not support 0.1, 0.2, or 0.4 silicon - sorry */20#if __SILICON_REVISION__ < 3 || __SILICON_REVISION__ == 421# error will not work on BF561 silicon version 0.0, 0.1, 0.2, or 0.422#endif2324/* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot2 Not Supported */25#define ANOMALY_05000074 (1)26/* UART Line Status Register (UART_LSR) Bits Are Not Updated at the Same Time */27#define ANOMALY_05000099 (__SILICON_REVISION__ < 5)28/* Trace Buffers May Contain Errors in Emulation Mode and/or Exception, NMI, Reset Handlers */29#define ANOMALY_05000116 (__SILICON_REVISION__ < 3)30/* TESTSET Instructions Restricted to 32-Bit Aligned Memory Locations */31#define ANOMALY_05000120 (1)32/* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */33#define ANOMALY_05000122 (1)34/* Erroneous Exception when Enabling Cache */35#define ANOMALY_05000125 (__SILICON_REVISION__ < 3)36/* SIGNBITS Instruction Not Functional under Certain Conditions */37#define ANOMALY_05000127 (1)38/* Two bits in the Watchpoint Status Register (WPSTAT) are swapped */39#define ANOMALY_05000134 (__SILICON_REVISION__ < 3)40/* Enable wires from the Data Watchpoint Address Control Register (WPDACTL) are swapped */41#define ANOMALY_05000135 (__SILICON_REVISION__ < 3)42/* Stall in multi-unit DMA operations */43#define ANOMALY_05000136 (__SILICON_REVISION__ < 3)44/* Allowing the SPORT RX FIFO to fill will cause an overflow */45#define ANOMALY_05000140 (__SILICON_REVISION__ < 3)46/* Infinite Stall may occur with a particular sequence of consecutive dual dag events */47#define ANOMALY_05000141 (__SILICON_REVISION__ < 3)48/* Interrupts may be lost when a programmable input flag is configured to be edge sensitive */49#define ANOMALY_05000142 (__SILICON_REVISION__ < 3)50/* DMA and TESTSET conflict when both are accessing external memory */51#define ANOMALY_05000144 (__SILICON_REVISION__ < 3)52/* In PWM_OUT mode, you must enable the PPI block to generate a waveform from PPI_CLK */53#define ANOMALY_05000145 (__SILICON_REVISION__ < 3)54/* MDMA may lose the first few words of a descriptor chain */55#define ANOMALY_05000146 (__SILICON_REVISION__ < 3)56/* Source MDMA descriptor may stop with a DMA Error near beginning of descriptor fetch */57#define ANOMALY_05000147 (__SILICON_REVISION__ < 3)58/* IMDMA S1/D1 Channel May Stall */59#define ANOMALY_05000149 (1)60/* DMA engine may lose data due to incorrect handshaking */61#define ANOMALY_05000150 (__SILICON_REVISION__ < 3)62/* DMA stalls when all three controllers read data from the same source */63#define ANOMALY_05000151 (__SILICON_REVISION__ < 3)64/* Execution stall when executing in L2 and doing external accesses */65#define ANOMALY_05000152 (__SILICON_REVISION__ < 3)66/* Frame Delay in SPORT Multichannel Mode */67#define ANOMALY_05000153 (__SILICON_REVISION__ < 3)68/* SPORT TFS signal stays active in multichannel mode outside of valid channels */69#define ANOMALY_05000154 (__SILICON_REVISION__ < 3)70/* Timers in PWM-Out Mode with PPI GP Receive (Input) Mode with 0 Frame Syncs */71#define ANOMALY_05000156 (__SILICON_REVISION__ < 4)72/* Killed 32-Bit MMR Write Leads to Next System MMR Access Thinking It Should Be 32-Bit */73#define ANOMALY_05000157 (__SILICON_REVISION__ < 3)74/* DMA Lock-up at CCLK to SCLK ratios of 4:1, 2:1, or 1:1 */75#define ANOMALY_05000159 (__SILICON_REVISION__ < 3)76/* A read from external memory may return a wrong value with data cache enabled */77#define ANOMALY_05000160 (__SILICON_REVISION__ < 3)78/* Data Cache Fill data can be corrupted after/during Instruction DMA if certain core stalls exist */79#define ANOMALY_05000161 (__SILICON_REVISION__ < 3)80/* DMEM_CONTROL<12> is not set on Reset */81#define ANOMALY_05000162 (__SILICON_REVISION__ < 3)82/* SPORT Transmit Data Is Not Gated by External Frame Sync in Certain Conditions */83#define ANOMALY_05000163 (__SILICON_REVISION__ < 3)84/* PPI Data Lengths between 8 and 16 Do Not Zero Out Upper Bits */85#define ANOMALY_05000166 (1)86/* Turning SPORTs on while External Frame Sync Is Active May Corrupt Data */87#define ANOMALY_05000167 (1)88/* Undefined Behavior when Power-Up Sequence Is Issued to SDRAM during Auto-Refresh */89#define ANOMALY_05000168 (__SILICON_REVISION__ < 5)90/* DATA CPLB Page Miss Can Result in Lost Write-Through Data Cache Writes */91#define ANOMALY_05000169 (__SILICON_REVISION__ < 5)92/* Boot-ROM Modifies SICA_IWRx Wakeup Registers */93#define ANOMALY_05000171 (__SILICON_REVISION__ < 5)94/* DSPID register values incorrect */95#define ANOMALY_05000172 (__SILICON_REVISION__ < 3)96/* DMA vs Core accesses to external memory */97#define ANOMALY_05000173 (__SILICON_REVISION__ < 3)98/* Cache Fill Buffer Data lost */99#define ANOMALY_05000174 (__SILICON_REVISION__ < 5)100/* Overlapping Sequencer and Memory Stalls */101#define ANOMALY_05000175 (__SILICON_REVISION__ < 5)102/* Overflow Bit Asserted when Multiplication of -1 by -1 Followed by Accumulator Saturation */103#define ANOMALY_05000176 (__SILICON_REVISION__ < 5)104/* PPI_COUNT Cannot Be Programmed to 0 in General Purpose TX or RX Modes */105#define ANOMALY_05000179 (__SILICON_REVISION__ < 5)106/* PPI_DELAY Not Functional in PPI Modes with 0 Frame Syncs */107#define ANOMALY_05000180 (1)108/* Disabling the PPI Resets the PPI Configuration Registers */109#define ANOMALY_05000181 (__SILICON_REVISION__ < 5)110/* Internal Memory DMA Does Not Operate at Full Speed */111#define ANOMALY_05000182 (1)112/* Timer Pin Limitations for PPI TX Modes with External Frame Syncs */113#define ANOMALY_05000184 (__SILICON_REVISION__ < 5)114/* Early PPI Transmit when FS1 Asserts before FS2 in TX Mode with 2 External Frame Syncs */115#define ANOMALY_05000185 (__SILICON_REVISION__ < 5)116/* Upper PPI Pins Driven when PPI Packing Enabled and Data Length >8 Bits */117#define ANOMALY_05000186 (__SILICON_REVISION__ < 5)118/* IMDMA Corrupted Data after a Halt */119#define ANOMALY_05000187 (1)120/* IMDMA Restrictions on Descriptor and Buffer Placement in Memory */121#define ANOMALY_05000188 (__SILICON_REVISION__ < 5)122/* False Protection Exceptions when Speculative Fetch Is Cancelled */123#define ANOMALY_05000189 (__SILICON_REVISION__ < 5)124/* PPI Not Functional at Core Voltage < 1Volt */125#define ANOMALY_05000190 (1)126/* PPI does not invert the Driving PPICLK edge in Transmit Modes */127#define ANOMALY_05000191 (__SILICON_REVISION__ < 3)128/* False I/O Pin Interrupts on Edge-Sensitive Inputs When Polarity Setting Is Changed */129#define ANOMALY_05000193 (__SILICON_REVISION__ < 5)130/* Restarting SPORT in Specific Modes May Cause Data Corruption */131#define ANOMALY_05000194 (__SILICON_REVISION__ < 5)132/* Failing MMR Accesses when Preceding Memory Read Stalls */133#define ANOMALY_05000198 (__SILICON_REVISION__ < 5)134/* Current DMA Address Shows Wrong Value During Carry Fix */135#define ANOMALY_05000199 (__SILICON_REVISION__ < 5)136/* SPORT TFS and DT Are Incorrectly Driven During Inactive Channels in Certain Conditions */137#define ANOMALY_05000200 (__SILICON_REVISION__ < 5)138/* Possible Infinite Stall with Specific Dual-DAG Situation */139#define ANOMALY_05000202 (__SILICON_REVISION__ < 5)140/* Incorrect Data Read with Writethrough "Allocate Cache Lines on Reads Only" Cache Mode */141#define ANOMALY_05000204 (__SILICON_REVISION__ < 5)142/* Specific Sequence that Can Cause DMA Error or DMA Stopping */143#define ANOMALY_05000205 (__SILICON_REVISION__ < 5)144/* Recovery from "Brown-Out" Condition */145#define ANOMALY_05000207 (__SILICON_REVISION__ < 5)146/* VSTAT Status Bit in PLL_STAT Register Is Not Functional */147#define ANOMALY_05000208 (1)148/* Speed Path in Computational Unit Affects Certain Instructions */149#define ANOMALY_05000209 (__SILICON_REVISION__ < 5)150/* UART TX Interrupt Masked Erroneously */151#define ANOMALY_05000215 (__SILICON_REVISION__ < 5)152/* NMI Event at Boot Time Results in Unpredictable State */153#define ANOMALY_05000219 (__SILICON_REVISION__ < 5)154/* Data Corruption/Core Hang with L2/L3 Configured in Writeback Cache Mode */155#define ANOMALY_05000220 (__SILICON_REVISION__ < 4)156/* Incorrect Pulse-Width of UART Start Bit */157#define ANOMALY_05000225 (__SILICON_REVISION__ < 5)158/* Scratchpad Memory Bank Reads May Return Incorrect Data */159#define ANOMALY_05000227 (__SILICON_REVISION__ < 5)160/* UART Receiver is Less Robust Against Baudrate Differences in Certain Conditions */161#define ANOMALY_05000230 (__SILICON_REVISION__ < 5)162/* UART STB Bit Incorrectly Affects Receiver Setting */163#define ANOMALY_05000231 (__SILICON_REVISION__ < 5)164/* SPORT Data Transmit Lines Are Incorrectly Driven in Multichannel Mode */165#define ANOMALY_05000232 (__SILICON_REVISION__ < 5)166/* DF Bit in PLL_CTL Register Does Not Respond to Hardware Reset */167#define ANOMALY_05000242 (__SILICON_REVISION__ < 5)168/* If I-Cache Is On, CSYNC/SSYNC/IDLE Around Change of Control Causes Failures */169#define ANOMALY_05000244 (__SILICON_REVISION__ < 5)170/* False Hardware Error from an Access in the Shadow of a Conditional Branch */171#define ANOMALY_05000245 (__SILICON_REVISION__ < 5)172/* TESTSET Operation Forces Stall on the Other Core */173#define ANOMALY_05000248 (__SILICON_REVISION__ < 5)174/* Incorrect Bit Shift of Data Word in Multichannel (TDM) Mode in Certain Conditions */175#define ANOMALY_05000250 (__SILICON_REVISION__ > 2 && __SILICON_REVISION__ < 5)176/* Exception Not Generated for MMR Accesses in Reserved Region */177#define ANOMALY_05000251 (__SILICON_REVISION__ < 5)178/* Maximum External Clock Speed for Timers */179#define ANOMALY_05000253 (__SILICON_REVISION__ < 5)180/* Incorrect Timer Pulse Width in Single-Shot PWM_OUT Mode with External Clock */181#define ANOMALY_05000254 (__SILICON_REVISION__ > 3)182/* Interrupt/Exception During Short Hardware Loop May Cause Bad Instruction Fetches */183/* Tempoary work around for kgdb bug 6333 in SMP kernel. It looks coreb hangs in exception184* without handling anomaly 05000257 properly on bf561 v0.5. This work around may change185* after the behavior and the root cause are confirmed with hardware team.186*/187#define ANOMALY_05000257 (__SILICON_REVISION__ < 5 || (__SILICON_REVISION__ == 5 && CONFIG_SMP))188/* Instruction Cache Is Corrupted When Bits 9 and 12 of the ICPLB Data Registers Differ */189#define ANOMALY_05000258 (__SILICON_REVISION__ < 5)190/* ICPLB_STATUS MMR Register May Be Corrupted */191#define ANOMALY_05000260 (__SILICON_REVISION__ < 5)192/* DCPLB_FAULT_ADDR MMR Register May Be Corrupted */193#define ANOMALY_05000261 (__SILICON_REVISION__ < 5)194/* Stores To Data Cache May Be Lost */195#define ANOMALY_05000262 (__SILICON_REVISION__ < 5)196/* Hardware Loop Corrupted When Taking an ICPLB Exception */197#define ANOMALY_05000263 (__SILICON_REVISION__ < 5)198/* CSYNC/SSYNC/IDLE Causes Infinite Stall in Penultimate Instruction in Hardware Loop */199#define ANOMALY_05000264 (__SILICON_REVISION__ < 5)200/* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */201#define ANOMALY_05000265 (__SILICON_REVISION__ < 5)202/* IMDMA Destination IRQ Status Must Be Read Prior to Using IMDMA */203#define ANOMALY_05000266 (__SILICON_REVISION__ > 3)204/* IMDMA May Corrupt Data under Certain Conditions */205#define ANOMALY_05000267 (1)206/* High I/O Activity Causes Output Voltage of Internal Voltage Regulator (Vddint) to Increase */207#define ANOMALY_05000269 (1)208/* High I/O Activity Causes Output Voltage of Internal Voltage Regulator (Vddint) to Decrease */209#define ANOMALY_05000270 (1)210/* Certain Data Cache Writethrough Modes Fail for Vddint <= 0.9V */211#define ANOMALY_05000272 (1)212/* Data Cache Write Back to External Synchronous Memory May Be Lost */213#define ANOMALY_05000274 (1)214/* PPI Timing and Sampling Information Updates */215#define ANOMALY_05000275 (__SILICON_REVISION__ > 2)216/* Timing Requirements Change for External Frame Sync PPI Modes with Non-Zero PPI_DELAY */217#define ANOMALY_05000276 (__SILICON_REVISION__ < 5)218/* Writes to an I/O Data Register One SCLK Cycle after an Edge Is Detected May Clear Interrupt */219#define ANOMALY_05000277 (__SILICON_REVISION__ < 3)220/* Disabling Peripherals with DMA Running May Cause DMA System Instability */221#define ANOMALY_05000278 (__SILICON_REVISION__ < 5)222/* False Hardware Error Exception when ISR Context Is Not Restored */223/* Temporarily walk around for bug 5423 till this issue is confirmed by224* official anomaly document. It looks 05000281 still exists on bf561225* v0.5.226*/227#define ANOMALY_05000281 (__SILICON_REVISION__ <= 5)228/* System MMR Write Is Stalled Indefinitely when Killed in a Particular Stage */229#define ANOMALY_05000283 (1)230/* Reads Will Receive Incorrect Data under Certain Conditions */231#define ANOMALY_05000287 (__SILICON_REVISION__ < 5)232/* SPORTs May Receive Bad Data If FIFOs Fill Up */233#define ANOMALY_05000288 (__SILICON_REVISION__ < 5)234/* Memory-To-Memory DMA Source/Destination Descriptors Must Be in Same Memory Space */235#define ANOMALY_05000301 (1)236/* SSYNCs after Writes to DMA MMR Registers May Not Be Handled Correctly */237#define ANOMALY_05000302 (1)238/* SPORT_HYS Bit in PLL_CTL Register Is Not Functional */239#define ANOMALY_05000305 (__SILICON_REVISION__ < 5)240/* SCKELOW Bit Does Not Maintain State Through Hibernate */241#define ANOMALY_05000307 (__SILICON_REVISION__ < 5)242/* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */243#define ANOMALY_05000310 (1)244/* Errors when SSYNC, CSYNC, or Loads to LT, LB and LC Registers Are Interrupted */245#define ANOMALY_05000312 (1)246/* PPI Is Level-Sensitive on First Transfer In Single Frame Sync Modes */247#define ANOMALY_05000313 (1)248/* Killed System MMR Write Completes Erroneously on Next System MMR Access */249#define ANOMALY_05000315 (1)250/* PF2 Output Remains Asserted after SPI Master Boot */251#define ANOMALY_05000320 (__SILICON_REVISION__ > 3)252/* Erroneous GPIO Flag Pin Operations under Specific Sequences */253#define ANOMALY_05000323 (1)254/* SPORT Secondary Receive Channel Not Functional when Word Length >16 Bits */255#define ANOMALY_05000326 (__SILICON_REVISION__ > 3)256/* 24-Bit SPI Boot Mode Is Not Functional */257#define ANOMALY_05000331 (__SILICON_REVISION__ < 5)258/* Slave SPI Boot Mode Is Not Functional */259#define ANOMALY_05000332 (__SILICON_REVISION__ < 5)260/* Flag Data Register Writes One SCLK Cycle after Edge Is Detected May Clear Interrupt Status */261#define ANOMALY_05000333 (__SILICON_REVISION__ < 5)262/* ALT_TIMING Bit in PLL_CTL Register Is Not Functional */263#define ANOMALY_05000339 (__SILICON_REVISION__ < 5)264/* Memory DMA FIFO Causes Throughput Degradation on Writes to External Memory */265#define ANOMALY_05000343 (__SILICON_REVISION__ < 5)266/* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */267#define ANOMALY_05000357 (1)268/* Conflicting Column Address Widths Causes SDRAM Errors */269#define ANOMALY_05000362 (1)270/* UART Break Signal Issues */271#define ANOMALY_05000363 (__SILICON_REVISION__ < 5)272/* PPI Underflow Error Goes Undetected in ITU-R 656 Mode */273#define ANOMALY_05000366 (1)274/* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */275#define ANOMALY_05000371 (1)276/* SSYNC Stalls Processor when Executed from Non-Cacheable Memory */277#define ANOMALY_05000402 (__SILICON_REVISION__ == 4)278/* Level-Sensitive External GPIO Wakeups May Cause Indefinite Stall */279#define ANOMALY_05000403 (1)280/* TESTSET Instruction Causes Data Corruption with Writeback Data Cache Enabled */281#define ANOMALY_05000412 (1)282/* Speculative Fetches Can Cause Undesired External FIFO Operations */283#define ANOMALY_05000416 (1)284/* Multichannel SPORT Channel Misalignment Under Specific Configuration */285#define ANOMALY_05000425 (1)286/* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */287#define ANOMALY_05000426 (1)288/* Lost/Corrupted L2/L3 Memory Write after Speculative L2 Memory Read by Core B */289#define ANOMALY_05000428 (__SILICON_REVISION__ > 3)290/* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */291#define ANOMALY_05000443 (1)292/* SCKELOW Feature Is Not Functional */293#define ANOMALY_05000458 (1)294/* False Hardware Error when RETI Points to Invalid Memory */295#define ANOMALY_05000461 (1)296/* Synchronization Problem at Startup May Cause SPORT Transmit Channels to Misalign */297#define ANOMALY_05000462 (1)298/* Boot Failure When SDRAM Control Signals Toggle Coming Out Of Reset */299#define ANOMALY_05000471 (1)300/* Interrupted 32-Bit SPORT Data Register Access Results In Underflow */301#define ANOMALY_05000473 (1)302/* Possible Lockup Condition whem Modifying PLL from External Memory */303#define ANOMALY_05000475 (1)304/* TESTSET Instruction Cannot Be Interrupted */305#define ANOMALY_05000477 (1)306/* Reads of ITEST_COMMAND and ITEST_DATA Registers Cause Cache Corruption */307#define ANOMALY_05000481 (1)308/* IFLUSH sucks at life */309#define ANOMALY_05000491 (1)310311/* Anomalies that don't exist on this proc */312#define ANOMALY_05000119 (0)313#define ANOMALY_05000158 (0)314#define ANOMALY_05000183 (0)315#define ANOMALY_05000233 (0)316#define ANOMALY_05000234 (0)317#define ANOMALY_05000273 (0)318#define ANOMALY_05000311 (0)319#define ANOMALY_05000353 (1)320#define ANOMALY_05000364 (0)321#define ANOMALY_05000380 (0)322#define ANOMALY_05000383 (0)323#define ANOMALY_05000386 (1)324#define ANOMALY_05000389 (0)325#define ANOMALY_05000400 (0)326#define ANOMALY_05000430 (0)327#define ANOMALY_05000432 (0)328#define ANOMALY_05000435 (0)329#define ANOMALY_05000440 (0)330#define ANOMALY_05000447 (0)331#define ANOMALY_05000448 (0)332#define ANOMALY_05000456 (0)333#define ANOMALY_05000450 (0)334#define ANOMALY_05000465 (0)335#define ANOMALY_05000467 (0)336#define ANOMALY_05000474 (0)337#define ANOMALY_05000480 (0)338#define ANOMALY_05000485 (0)339340#endif341342343