Path: blob/master/arch/blackfin/mach-common/cache-c.c
10817 views
/*1* Blackfin cache control code (simpler control-style functions)2*3* Copyright 2004-2009 Analog Devices Inc.4*5* Licensed under the GPL-2 or later.6*/78#include <linux/init.h>9#include <asm/blackfin.h>10#include <asm/cplbinit.h>1112/* Invalidate the Entire Data cache by13* clearing DMC[1:0] bits14*/15void blackfin_invalidate_entire_dcache(void)16{17u32 dmem = bfin_read_DMEM_CONTROL();18bfin_write_DMEM_CONTROL(dmem & ~0xc);19SSYNC();20bfin_write_DMEM_CONTROL(dmem);21SSYNC();22}2324/* Invalidate the Entire Instruction cache by25* clearing IMC bit26*/27void blackfin_invalidate_entire_icache(void)28{29u32 imem = bfin_read_IMEM_CONTROL();30bfin_write_IMEM_CONTROL(imem & ~0x4);31SSYNC();32bfin_write_IMEM_CONTROL(imem);33SSYNC();34}3536#if defined(CONFIG_BFIN_ICACHE) || defined(CONFIG_BFIN_DCACHE)3738static void39bfin_cache_init(struct cplb_entry *cplb_tbl, unsigned long cplb_addr,40unsigned long cplb_data, unsigned long mem_control,41unsigned long mem_mask)42{43int i;4445for (i = 0; i < MAX_CPLBS; i++) {46bfin_write32(cplb_addr + i * 4, cplb_tbl[i].addr);47bfin_write32(cplb_data + i * 4, cplb_tbl[i].data);48}4950_enable_cplb(mem_control, mem_mask);51}5253#ifdef CONFIG_BFIN_ICACHE54void __cpuinit bfin_icache_init(struct cplb_entry *icplb_tbl)55{56bfin_cache_init(icplb_tbl, ICPLB_ADDR0, ICPLB_DATA0, IMEM_CONTROL,57(IMC | ENICPLB));58}59#endif6061#ifdef CONFIG_BFIN_DCACHE62void __cpuinit bfin_dcache_init(struct cplb_entry *dcplb_tbl)63{64/*65* Anomaly notes:66* 05000287 - We implement workaround #2 - Change the DMEM_CONTROL67* register, so that the port preferences for DAG0 and DAG1 are set68* to port B69*/70bfin_cache_init(dcplb_tbl, DCPLB_ADDR0, DCPLB_DATA0, DMEM_CONTROL,71(DMEM_CNTR | PORT_PREF0 | (ANOMALY_05000287 ? PORT_PREF1 : 0)));72}73#endif7475#endif767778