Path: blob/master/arch/cris/include/arch-v32/mach-a3/mach/dma.h
15163 views
#ifndef _ASM_ARCH_CRIS_DMA_H1#define _ASM_ARCH_CRIS_DMA_H23/* Defines for using and allocating dma channels. */45#define MAX_DMA_CHANNELS 12 /* 8 and 10 not used. */67#define NETWORK_ETH_TX_DMA_NBR 0 /* Ethernet 0 out. */8#define NETWORK_ETH_RX_DMA_NBR 1 /* Ethernet 0 in. */910#define IO_PROC_DMA_TX_DMA_NBR 4 /* IO processor DMA0 out. */11#define IO_PROC_DMA_RX_DMA_NBR 5 /* IO processor DMA0 in. */1213#define ASYNC_SER3_TX_DMA_NBR 2 /* Asynchronous serial port 3 out. */14#define ASYNC_SER3_RX_DMA_NBR 3 /* Asynchronous serial port 3 in. */1516#define ASYNC_SER2_TX_DMA_NBR 6 /* Asynchronous serial port 2 out. */17#define ASYNC_SER2_RX_DMA_NBR 7 /* Asynchronous serial port 2 in. */1819#define ASYNC_SER1_TX_DMA_NBR 4 /* Asynchronous serial port 1 out. */20#define ASYNC_SER1_RX_DMA_NBR 5 /* Asynchronous serial port 1 in. */2122#define SYNC_SER_TX_DMA_NBR 6 /* Synchronous serial port 0 out. */23#define SYNC_SER_RX_DMA_NBR 7 /* Synchronous serial port 0 in. */2425#define ASYNC_SER0_TX_DMA_NBR 0 /* Asynchronous serial port 0 out. */26#define ASYNC_SER0_RX_DMA_NBR 1 /* Asynchronous serial port 0 in. */2728#define STRCOP_TX_DMA_NBR 2 /* Stream co-processor out. */29#define STRCOP_RX_DMA_NBR 3 /* Stream co-processor in. */3031#define dma_eth0 dma_eth32#define dma_eth1 dma_eth3334enum dma_owner {35dma_eth,36dma_ser0,37dma_ser1,38dma_ser2,39dma_ser3,40dma_ser4,41dma_iop,42dma_sser,43dma_strp,44dma_h264,45dma_jpeg46};4748int crisv32_request_dma(unsigned int dmanr, const char *device_id,49unsigned options, unsigned bandwidth, enum dma_owner owner);50void crisv32_free_dma(unsigned int dmanr);5152/* Masks used by crisv32_request_dma options: */53#define DMA_VERBOSE_ON_ERROR 154#define DMA_PANIC_ON_ERROR (2|DMA_VERBOSE_ON_ERROR)55#define DMA_INT_MEM 45657#endif /* _ASM_ARCH_CRIS_DMA_H */585960