Path: blob/master/arch/cris/include/arch-v32/mach-a3/mach/hwregs/clkgen_defs.h
15163 views
#ifndef __clkgen_defs_h1#define __clkgen_defs_h23/*4* This file is autogenerated from5* file: clkgen.r6*7* by ../../../tools/rdesc/bin/rdes2c -outfile clkgen_defs.h clkgen.r8* Any changes here will be lost.9*10* -*- buffer-read-only: t -*-11*/12/* Main access macros */13#ifndef REG_RD14#define REG_RD( scope, inst, reg ) \15REG_READ( reg_##scope##_##reg, \16(inst) + REG_RD_ADDR_##scope##_##reg )17#endif1819#ifndef REG_WR20#define REG_WR( scope, inst, reg, val ) \21REG_WRITE( reg_##scope##_##reg, \22(inst) + REG_WR_ADDR_##scope##_##reg, (val) )23#endif2425#ifndef REG_RD_VECT26#define REG_RD_VECT( scope, inst, reg, index ) \27REG_READ( reg_##scope##_##reg, \28(inst) + REG_RD_ADDR_##scope##_##reg + \29(index) * STRIDE_##scope##_##reg )30#endif3132#ifndef REG_WR_VECT33#define REG_WR_VECT( scope, inst, reg, index, val ) \34REG_WRITE( reg_##scope##_##reg, \35(inst) + REG_WR_ADDR_##scope##_##reg + \36(index) * STRIDE_##scope##_##reg, (val) )37#endif3839#ifndef REG_RD_INT40#define REG_RD_INT( scope, inst, reg ) \41REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg )42#endif4344#ifndef REG_WR_INT45#define REG_WR_INT( scope, inst, reg, val ) \46REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg, (val) )47#endif4849#ifndef REG_RD_INT_VECT50#define REG_RD_INT_VECT( scope, inst, reg, index ) \51REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg + \52(index) * STRIDE_##scope##_##reg )53#endif5455#ifndef REG_WR_INT_VECT56#define REG_WR_INT_VECT( scope, inst, reg, index, val ) \57REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg + \58(index) * STRIDE_##scope##_##reg, (val) )59#endif6061#ifndef REG_TYPE_CONV62#define REG_TYPE_CONV( type, orgtype, val ) \63( { union { orgtype o; type n; } r; r.o = val; r.n; } )64#endif6566#ifndef reg_page_size67#define reg_page_size 819268#endif6970#ifndef REG_ADDR71#define REG_ADDR( scope, inst, reg ) \72( (inst) + REG_RD_ADDR_##scope##_##reg )73#endif7475#ifndef REG_ADDR_VECT76#define REG_ADDR_VECT( scope, inst, reg, index ) \77( (inst) + REG_RD_ADDR_##scope##_##reg + \78(index) * STRIDE_##scope##_##reg )79#endif8081/* C-code for register scope clkgen */8283/* Register r_bootsel, scope clkgen, type r */84typedef struct {85unsigned int boot_mode : 5;86unsigned int intern_main_clk : 1;87unsigned int extern_usb2_clk : 1;88unsigned int dummy1 : 25;89} reg_clkgen_r_bootsel;90#define REG_RD_ADDR_clkgen_r_bootsel 09192/* Register rw_clk_ctrl, scope clkgen, type rw */93typedef struct {94unsigned int pll : 1;95unsigned int cpu : 1;96unsigned int iop_usb : 1;97unsigned int vin : 1;98unsigned int sclr : 1;99unsigned int h264 : 1;100unsigned int ddr2 : 1;101unsigned int vout_hist : 1;102unsigned int eth : 1;103unsigned int ccd_tg_200 : 1;104unsigned int dma0_1_eth : 1;105unsigned int ccd_tg_100 : 1;106unsigned int jpeg : 1;107unsigned int sser_ser_dma6_7 : 1;108unsigned int strdma0_2_video : 1;109unsigned int dma2_3_strcop : 1;110unsigned int dma4_5_iop : 1;111unsigned int dma9_11 : 1;112unsigned int memarb_bar_ddr : 1;113unsigned int sclr_h264 : 1;114unsigned int dummy1 : 12;115} reg_clkgen_rw_clk_ctrl;116#define REG_RD_ADDR_clkgen_rw_clk_ctrl 4117#define REG_WR_ADDR_clkgen_rw_clk_ctrl 4118119120/* Constants */121enum {122regk_clkgen_eth1000_rx = 0x0000000c,123regk_clkgen_eth1000_tx = 0x0000000e,124regk_clkgen_eth100_rx = 0x0000001d,125regk_clkgen_eth100_rx_half = 0x0000001c,126regk_clkgen_eth100_tx = 0x0000001f,127regk_clkgen_eth100_tx_half = 0x0000001e,128regk_clkgen_nand_3_2 = 0x00000000,129regk_clkgen_nand_3_2_0x30 = 0x00000002,130regk_clkgen_nand_3_2_0x30_pll = 0x00000012,131regk_clkgen_nand_3_2_pll = 0x00000010,132regk_clkgen_nand_3_3 = 0x00000001,133regk_clkgen_nand_3_3_0x30 = 0x00000003,134regk_clkgen_nand_3_3_0x30_pll = 0x00000013,135regk_clkgen_nand_3_3_pll = 0x00000011,136regk_clkgen_nand_4_2 = 0x00000004,137regk_clkgen_nand_4_2_0x30 = 0x00000006,138regk_clkgen_nand_4_2_0x30_pll = 0x00000016,139regk_clkgen_nand_4_2_pll = 0x00000014,140regk_clkgen_nand_4_3 = 0x00000005,141regk_clkgen_nand_4_3_0x30 = 0x00000007,142regk_clkgen_nand_4_3_0x30_pll = 0x00000017,143regk_clkgen_nand_4_3_pll = 0x00000015,144regk_clkgen_nand_5_2 = 0x00000008,145regk_clkgen_nand_5_2_0x30 = 0x0000000a,146regk_clkgen_nand_5_2_0x30_pll = 0x0000001a,147regk_clkgen_nand_5_2_pll = 0x00000018,148regk_clkgen_nand_5_3 = 0x00000009,149regk_clkgen_nand_5_3_0x30 = 0x0000000b,150regk_clkgen_nand_5_3_0x30_pll = 0x0000001b,151regk_clkgen_nand_5_3_pll = 0x00000019,152regk_clkgen_no = 0x00000000,153regk_clkgen_rw_clk_ctrl_default = 0x00000002,154regk_clkgen_ser = 0x0000000d,155regk_clkgen_ser_pll = 0x0000000f,156regk_clkgen_yes = 0x00000001157};158#endif /* __clkgen_defs_h */159160161