Path: blob/master/arch/cris/include/arch-v32/mach-a3/mach/hwregs/ddr2_defs.h
15163 views
#ifndef __ddr2_defs_h1#define __ddr2_defs_h23/*4* This file is autogenerated from5* file: ddr2.r6*7* by ../../../tools/rdesc/bin/rdes2c -outfile ddr2_defs.h ddr2.r8* Any changes here will be lost.9*10* -*- buffer-read-only: t -*-11*/12/* Main access macros */13#ifndef REG_RD14#define REG_RD( scope, inst, reg ) \15REG_READ( reg_##scope##_##reg, \16(inst) + REG_RD_ADDR_##scope##_##reg )17#endif1819#ifndef REG_WR20#define REG_WR( scope, inst, reg, val ) \21REG_WRITE( reg_##scope##_##reg, \22(inst) + REG_WR_ADDR_##scope##_##reg, (val) )23#endif2425#ifndef REG_RD_VECT26#define REG_RD_VECT( scope, inst, reg, index ) \27REG_READ( reg_##scope##_##reg, \28(inst) + REG_RD_ADDR_##scope##_##reg + \29(index) * STRIDE_##scope##_##reg )30#endif3132#ifndef REG_WR_VECT33#define REG_WR_VECT( scope, inst, reg, index, val ) \34REG_WRITE( reg_##scope##_##reg, \35(inst) + REG_WR_ADDR_##scope##_##reg + \36(index) * STRIDE_##scope##_##reg, (val) )37#endif3839#ifndef REG_RD_INT40#define REG_RD_INT( scope, inst, reg ) \41REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg )42#endif4344#ifndef REG_WR_INT45#define REG_WR_INT( scope, inst, reg, val ) \46REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg, (val) )47#endif4849#ifndef REG_RD_INT_VECT50#define REG_RD_INT_VECT( scope, inst, reg, index ) \51REG_READ( int, (inst) + REG_RD_ADDR_##scope##_##reg + \52(index) * STRIDE_##scope##_##reg )53#endif5455#ifndef REG_WR_INT_VECT56#define REG_WR_INT_VECT( scope, inst, reg, index, val ) \57REG_WRITE( int, (inst) + REG_WR_ADDR_##scope##_##reg + \58(index) * STRIDE_##scope##_##reg, (val) )59#endif6061#ifndef REG_TYPE_CONV62#define REG_TYPE_CONV( type, orgtype, val ) \63( { union { orgtype o; type n; } r; r.o = val; r.n; } )64#endif6566#ifndef reg_page_size67#define reg_page_size 819268#endif6970#ifndef REG_ADDR71#define REG_ADDR( scope, inst, reg ) \72( (inst) + REG_RD_ADDR_##scope##_##reg )73#endif7475#ifndef REG_ADDR_VECT76#define REG_ADDR_VECT( scope, inst, reg, index ) \77( (inst) + REG_RD_ADDR_##scope##_##reg + \78(index) * STRIDE_##scope##_##reg )79#endif8081/* C-code for register scope ddr2 */8283/* Register rw_cfg, scope ddr2, type rw */84typedef struct {85unsigned int col_width : 4;86unsigned int nr_banks : 1;87unsigned int bw : 1;88unsigned int nr_ref : 4;89unsigned int ref_interval : 11;90unsigned int odt_ctrl : 2;91unsigned int odt_mem : 1;92unsigned int imp_strength : 1;93unsigned int auto_imp_cal : 1;94unsigned int imp_cal_override : 1;95unsigned int dll_override : 1;96unsigned int dummy1 : 4;97} reg_ddr2_rw_cfg;98#define REG_RD_ADDR_ddr2_rw_cfg 099#define REG_WR_ADDR_ddr2_rw_cfg 0100101/* Register rw_timing, scope ddr2, type rw */102typedef struct {103unsigned int wr : 3;104unsigned int rcd : 3;105unsigned int rp : 3;106unsigned int ras : 4;107unsigned int rfc : 7;108unsigned int rc : 5;109unsigned int rtp : 2;110unsigned int rtw : 3;111unsigned int wtr : 2;112} reg_ddr2_rw_timing;113#define REG_RD_ADDR_ddr2_rw_timing 4114#define REG_WR_ADDR_ddr2_rw_timing 4115116/* Register rw_latency, scope ddr2, type rw */117typedef struct {118unsigned int cas : 3;119unsigned int additive : 3;120unsigned int dummy1 : 26;121} reg_ddr2_rw_latency;122#define REG_RD_ADDR_ddr2_rw_latency 8123#define REG_WR_ADDR_ddr2_rw_latency 8124125/* Register rw_phy_cfg, scope ddr2, type rw */126typedef struct {127unsigned int en : 1;128unsigned int dummy1 : 31;129} reg_ddr2_rw_phy_cfg;130#define REG_RD_ADDR_ddr2_rw_phy_cfg 12131#define REG_WR_ADDR_ddr2_rw_phy_cfg 12132133/* Register rw_phy_ctrl, scope ddr2, type rw */134typedef struct {135unsigned int rst : 1;136unsigned int cal_rst : 1;137unsigned int cal_start : 1;138unsigned int dummy1 : 29;139} reg_ddr2_rw_phy_ctrl;140#define REG_RD_ADDR_ddr2_rw_phy_ctrl 16141#define REG_WR_ADDR_ddr2_rw_phy_ctrl 16142143/* Register rw_ctrl, scope ddr2, type rw */144typedef struct {145unsigned int mrs_data : 16;146unsigned int cmd : 8;147unsigned int dummy1 : 8;148} reg_ddr2_rw_ctrl;149#define REG_RD_ADDR_ddr2_rw_ctrl 20150#define REG_WR_ADDR_ddr2_rw_ctrl 20151152/* Register rw_pwr_down, scope ddr2, type rw */153typedef struct {154unsigned int self_ref : 2;155unsigned int phy_en : 1;156unsigned int dummy1 : 29;157} reg_ddr2_rw_pwr_down;158#define REG_RD_ADDR_ddr2_rw_pwr_down 24159#define REG_WR_ADDR_ddr2_rw_pwr_down 24160161/* Register r_stat, scope ddr2, type r */162typedef struct {163unsigned int dll_lock : 1;164unsigned int dll_delay_code : 7;165unsigned int imp_cal_done : 1;166unsigned int imp_cal_fault : 1;167unsigned int cal_imp_pu : 4;168unsigned int cal_imp_pd : 4;169unsigned int dummy1 : 14;170} reg_ddr2_r_stat;171#define REG_RD_ADDR_ddr2_r_stat 28172173/* Register rw_imp_ctrl, scope ddr2, type rw */174typedef struct {175unsigned int imp_pu : 4;176unsigned int imp_pd : 4;177unsigned int dummy1 : 24;178} reg_ddr2_rw_imp_ctrl;179#define REG_RD_ADDR_ddr2_rw_imp_ctrl 32180#define REG_WR_ADDR_ddr2_rw_imp_ctrl 32181182#define STRIDE_ddr2_rw_dll_ctrl 4183/* Register rw_dll_ctrl, scope ddr2, type rw */184typedef struct {185unsigned int mode : 1;186unsigned int clk_delay : 7;187unsigned int dummy1 : 24;188} reg_ddr2_rw_dll_ctrl;189#define REG_RD_ADDR_ddr2_rw_dll_ctrl 36190#define REG_WR_ADDR_ddr2_rw_dll_ctrl 36191192#define STRIDE_ddr2_rw_dqs_dll_ctrl 4193/* Register rw_dqs_dll_ctrl, scope ddr2, type rw */194typedef struct {195unsigned int dqs90_delay : 7;196unsigned int dqs180_delay : 7;197unsigned int dqs270_delay : 7;198unsigned int dqs360_delay : 7;199unsigned int dummy1 : 4;200} reg_ddr2_rw_dqs_dll_ctrl;201#define REG_RD_ADDR_ddr2_rw_dqs_dll_ctrl 52202#define REG_WR_ADDR_ddr2_rw_dqs_dll_ctrl 52203204205/* Constants */206enum {207regk_ddr2_al0 = 0x00000000,208regk_ddr2_al1 = 0x00000008,209regk_ddr2_al2 = 0x00000010,210regk_ddr2_al3 = 0x00000018,211regk_ddr2_al4 = 0x00000020,212regk_ddr2_auto = 0x00000003,213regk_ddr2_bank4 = 0x00000000,214regk_ddr2_bank8 = 0x00000001,215regk_ddr2_bl4 = 0x00000002,216regk_ddr2_bl8 = 0x00000003,217regk_ddr2_bt_il = 0x00000008,218regk_ddr2_bt_seq = 0x00000000,219regk_ddr2_bw16 = 0x00000001,220regk_ddr2_bw32 = 0x00000000,221regk_ddr2_cas2 = 0x00000020,222regk_ddr2_cas3 = 0x00000030,223regk_ddr2_cas4 = 0x00000040,224regk_ddr2_cas5 = 0x00000050,225regk_ddr2_deselect = 0x000000c0,226regk_ddr2_dic_weak = 0x00000002,227regk_ddr2_direct = 0x00000001,228regk_ddr2_dis = 0x00000000,229regk_ddr2_dll_dis = 0x00000001,230regk_ddr2_dll_en = 0x00000000,231regk_ddr2_dll_rst = 0x00000100,232regk_ddr2_emrs = 0x00000081,233regk_ddr2_emrs2 = 0x00000082,234regk_ddr2_emrs3 = 0x00000083,235regk_ddr2_full = 0x00000001,236regk_ddr2_hi_ref_rate = 0x00000080,237regk_ddr2_mrs = 0x00000080,238regk_ddr2_no = 0x00000000,239regk_ddr2_nop = 0x000000b8,240regk_ddr2_ocd_adj = 0x00000200,241regk_ddr2_ocd_default = 0x00000380,242regk_ddr2_ocd_drive0 = 0x00000100,243regk_ddr2_ocd_drive1 = 0x00000080,244regk_ddr2_ocd_exit = 0x00000000,245regk_ddr2_odt_dis = 0x00000000,246regk_ddr2_offs = 0x00000000,247regk_ddr2_pre = 0x00000090,248regk_ddr2_pre_all = 0x00000400,249regk_ddr2_pwr_down_fast = 0x00000000,250regk_ddr2_pwr_down_slow = 0x00001000,251regk_ddr2_ref = 0x00000088,252regk_ddr2_rtt150 = 0x00000040,253regk_ddr2_rtt50 = 0x00000044,254regk_ddr2_rtt75 = 0x00000004,255regk_ddr2_rw_cfg_default = 0x00186000,256regk_ddr2_rw_dll_ctrl_default = 0x00000000,257regk_ddr2_rw_dll_ctrl_size = 0x00000004,258regk_ddr2_rw_dqs_dll_ctrl_default = 0x00000000,259regk_ddr2_rw_dqs_dll_ctrl_size = 0x00000004,260regk_ddr2_rw_latency_default = 0x00000000,261regk_ddr2_rw_phy_cfg_default = 0x00000000,262regk_ddr2_rw_pwr_down_default = 0x00000000,263regk_ddr2_rw_timing_default = 0x00000000,264regk_ddr2_s1Gb = 0x0000001a,265regk_ddr2_s256Mb = 0x0000000f,266regk_ddr2_s2Gb = 0x00000027,267regk_ddr2_s4Gb = 0x00000042,268regk_ddr2_s512Mb = 0x00000015,269regk_ddr2_temp0_85 = 0x00000618,270regk_ddr2_temp85_95 = 0x0000030c,271regk_ddr2_term150 = 0x00000002,272regk_ddr2_term50 = 0x00000003,273regk_ddr2_term75 = 0x00000001,274regk_ddr2_test = 0x00000080,275regk_ddr2_weak = 0x00000000,276regk_ddr2_wr2 = 0x00000200,277regk_ddr2_wr3 = 0x00000400,278regk_ddr2_yes = 0x00000001279};280#endif /* __ddr2_defs_h */281282283