Path: blob/master/arch/m32r/platforms/m32104ut/setup.c
10819 views
/*1* linux/arch/m32r/platforms/m32104ut/setup.c2*3* Setup routines for M32104UT Board4*5* Copyright (c) 2002-2005 Hiroyuki Kondo, Hirokazu Takata,6* Hitoshi Yamamoto, Mamoru Sakugawa,7* Naoto Sugai, Hayato Fujiwara8*/910#include <linux/irq.h>11#include <linux/kernel.h>12#include <linux/init.h>13#include <linux/device.h>1415#include <asm/system.h>16#include <asm/m32r.h>17#include <asm/io.h>1819#define irq2port(x) (M32R_ICU_CR1_PORTL + ((x - 1) * sizeof(unsigned long)))2021icu_data_t icu_data[NR_IRQS];2223static void disable_m32104ut_irq(unsigned int irq)24{25unsigned long port, data;2627port = irq2port(irq);28data = icu_data[irq].icucr|M32R_ICUCR_ILEVEL7;29outl(data, port);30}3132static void enable_m32104ut_irq(unsigned int irq)33{34unsigned long port, data;3536port = irq2port(irq);37data = icu_data[irq].icucr|M32R_ICUCR_IEN|M32R_ICUCR_ILEVEL6;38outl(data, port);39}4041static void mask_m32104ut_irq(struct irq_data *data)42{43disable_m32104ut_irq(data->irq);44}4546static void unmask_m32104ut_irq(struct irq_data *data)47{48enable_m32104ut_irq(data->irq);49}5051static void shutdown_m32104ut_irq(struct irq_data *data)52{53unsigned int irq = data->irq;54unsigned long port = irq2port(irq);5556outl(M32R_ICUCR_ILEVEL7, port);57}5859static struct irq_chip m32104ut_irq_type =60{61.name = "M32104UT-IRQ",62.irq_shutdown = shutdown_m32104ut_irq,63.irq_unmask = unmask_m32104ut_irq,64.irq_mask = mask_m32104ut_irq,65};6667void __init init_IRQ(void)68{69static int once = 0;7071if (once)72return;73else74once++;7576#if defined(CONFIG_SMC91X)77/* INT#0: LAN controller on M32104UT-LAN (SMC91C111)*/78irq_set_chip_and_handler(M32R_IRQ_INT0, &m32104ut_irq_type,79handle_level_irq);80/* "H" level sense */81cu_data[M32R_IRQ_INT0].icucr = M32R_ICUCR_IEN | M32R_ICUCR_ISMOD11;82disable_m32104ut_irq(M32R_IRQ_INT0);83#endif /* CONFIG_SMC91X */8485/* MFT2 : system timer */86irq_set_chip_and_handler(M32R_IRQ_MFT2, &m32104ut_irq_type,87handle_level_irq);88icu_data[M32R_IRQ_MFT2].icucr = M32R_ICUCR_IEN;89disable_m32104ut_irq(M32R_IRQ_MFT2);9091#ifdef CONFIG_SERIAL_M32R_SIO92/* SIO0_R : uart receive data */93irq_set_chip_and_handler(M32R_IRQ_SIO0_R, &m32104ut_irq_type,94handle_level_irq);95icu_data[M32R_IRQ_SIO0_R].icucr = M32R_ICUCR_IEN;96disable_m32104ut_irq(M32R_IRQ_SIO0_R);9798/* SIO0_S : uart send data */99irq_set_chip_and_handler(M32R_IRQ_SIO0_S, &m32104ut_irq_type,100handle_level_irq);101icu_data[M32R_IRQ_SIO0_S].icucr = M32R_ICUCR_IEN;102disable_m32104ut_irq(M32R_IRQ_SIO0_S);103#endif /* CONFIG_SERIAL_M32R_SIO */104}105106#if defined(CONFIG_SMC91X)107108#define LAN_IOSTART 0x300109#define LAN_IOEND 0x320110static struct resource smc91x_resources[] = {111[0] = {112.start = (LAN_IOSTART),113.end = (LAN_IOEND),114.flags = IORESOURCE_MEM,115},116[1] = {117.start = M32R_IRQ_INT0,118.end = M32R_IRQ_INT0,119.flags = IORESOURCE_IRQ,120}121};122123static struct platform_device smc91x_device = {124.name = "smc91x",125.id = 0,126.num_resources = ARRAY_SIZE(smc91x_resources),127.resource = smc91x_resources,128};129#endif130131static int __init platform_init(void)132{133#if defined(CONFIG_SMC91X)134platform_device_register(&smc91x_device);135#endif136return 0;137}138arch_initcall(platform_init);139140141