Path: blob/master/arch/m68k/include/asm/MC68EZ328.h
10820 views
1/* include/asm-m68knommu/MC68EZ328.h: 'EZ328 control registers2*3* Copyright (C) 1999 Vladimir Gurevich <[email protected]>4* Bear & Hare Software, Inc.5*6* Based on include/asm-m68knommu/MC68332.h7* Copyright (C) 1998 Kenneth Albanowski <[email protected]>,8* The Silver Hammer Group, Ltd.9*10*/1112#ifndef _MC68EZ328_H_13#define _MC68EZ328_H_1415#define BYTE_REF(addr) (*((volatile unsigned char*)addr))16#define WORD_REF(addr) (*((volatile unsigned short*)addr))17#define LONG_REF(addr) (*((volatile unsigned long*)addr))1819#define PUT_FIELD(field, val) (((val) << field##_SHIFT) & field##_MASK)20#define GET_FIELD(reg, field) (((reg) & field##_MASK) >> field##_SHIFT)2122/**********23*24* 0xFFFFF0xx -- System Control25*26**********/2728/*29* System Control Register (SCR)30*/31#define SCR_ADDR 0xfffff00032#define SCR BYTE_REF(SCR_ADDR)3334#define SCR_WDTH8 0x01 /* 8-Bit Width Select */35#define SCR_DMAP 0x04 /* Double Map */36#define SCR_SO 0x08 /* Supervisor Only */37#define SCR_BETEN 0x10 /* Bus-Error Time-Out Enable */38#define SCR_PRV 0x20 /* Privilege Violation */39#define SCR_WPV 0x40 /* Write Protect Violation */40#define SCR_BETO 0x80 /* Bus-Error TimeOut */4142/*43* Silicon ID Register (Mask Revision Register (MRR) for '328 Compatibility)44*/45#define MRR_ADDR 0xfffff00446#define MRR LONG_REF(MRR_ADDR)4748/**********49*50* 0xFFFFF1xx -- Chip-Select logic51*52**********/5354/*55* Chip Select Group Base Registers56*/57#define CSGBA_ADDR 0xfffff10058#define CSGBB_ADDR 0xfffff1025960#define CSGBC_ADDR 0xfffff10461#define CSGBD_ADDR 0xfffff1066263#define CSGBA WORD_REF(CSGBA_ADDR)64#define CSGBB WORD_REF(CSGBB_ADDR)65#define CSGBC WORD_REF(CSGBC_ADDR)66#define CSGBD WORD_REF(CSGBD_ADDR)6768/*69* Chip Select Registers70*/71#define CSA_ADDR 0xfffff11072#define CSB_ADDR 0xfffff11273#define CSC_ADDR 0xfffff11474#define CSD_ADDR 0xfffff1167576#define CSA WORD_REF(CSA_ADDR)77#define CSB WORD_REF(CSB_ADDR)78#define CSC WORD_REF(CSC_ADDR)79#define CSD WORD_REF(CSD_ADDR)8081#define CSA_EN 0x0001 /* Chip-Select Enable */82#define CSA_SIZ_MASK 0x000e /* Chip-Select Size */83#define CSA_SIZ_SHIFT 184#define CSA_WS_MASK 0x0070 /* Wait State */85#define CSA_WS_SHIFT 486#define CSA_BSW 0x0080 /* Data Bus Width */87#define CSA_FLASH 0x0100 /* FLASH Memory Support */88#define CSA_RO 0x8000 /* Read-Only */8990#define CSB_EN 0x0001 /* Chip-Select Enable */91#define CSB_SIZ_MASK 0x000e /* Chip-Select Size */92#define CSB_SIZ_SHIFT 193#define CSB_WS_MASK 0x0070 /* Wait State */94#define CSB_WS_SHIFT 495#define CSB_BSW 0x0080 /* Data Bus Width */96#define CSB_FLASH 0x0100 /* FLASH Memory Support */97#define CSB_UPSIZ_MASK 0x1800 /* Unprotected memory block size */98#define CSB_UPSIZ_SHIFT 1199#define CSB_ROP 0x2000 /* Readonly if protected */100#define CSB_SOP 0x4000 /* Supervisor only if protected */101#define CSB_RO 0x8000 /* Read-Only */102103#define CSC_EN 0x0001 /* Chip-Select Enable */104#define CSC_SIZ_MASK 0x000e /* Chip-Select Size */105#define CSC_SIZ_SHIFT 1106#define CSC_WS_MASK 0x0070 /* Wait State */107#define CSC_WS_SHIFT 4108#define CSC_BSW 0x0080 /* Data Bus Width */109#define CSC_FLASH 0x0100 /* FLASH Memory Support */110#define CSC_UPSIZ_MASK 0x1800 /* Unprotected memory block size */111#define CSC_UPSIZ_SHIFT 11112#define CSC_ROP 0x2000 /* Readonly if protected */113#define CSC_SOP 0x4000 /* Supervisor only if protected */114#define CSC_RO 0x8000 /* Read-Only */115116#define CSD_EN 0x0001 /* Chip-Select Enable */117#define CSD_SIZ_MASK 0x000e /* Chip-Select Size */118#define CSD_SIZ_SHIFT 1119#define CSD_WS_MASK 0x0070 /* Wait State */120#define CSD_WS_SHIFT 4121#define CSD_BSW 0x0080 /* Data Bus Width */122#define CSD_FLASH 0x0100 /* FLASH Memory Support */123#define CSD_DRAM 0x0200 /* Dram Selection */124#define CSD_COMB 0x0400 /* Combining */125#define CSD_UPSIZ_MASK 0x1800 /* Unprotected memory block size */126#define CSD_UPSIZ_SHIFT 11127#define CSD_ROP 0x2000 /* Readonly if protected */128#define CSD_SOP 0x4000 /* Supervisor only if protected */129#define CSD_RO 0x8000 /* Read-Only */130131/*132* Emulation Chip-Select Register133*/134#define EMUCS_ADDR 0xfffff118135#define EMUCS WORD_REF(EMUCS_ADDR)136137#define EMUCS_WS_MASK 0x0070138#define EMUCS_WS_SHIFT 4139140/**********141*142* 0xFFFFF2xx -- Phase Locked Loop (PLL) & Power Control143*144**********/145146/*147* PLL Control Register148*/149#define PLLCR_ADDR 0xfffff200150#define PLLCR WORD_REF(PLLCR_ADDR)151152#define PLLCR_DISPLL 0x0008 /* Disable PLL */153#define PLLCR_CLKEN 0x0010 /* Clock (CLKO pin) enable */154#define PLLCR_PRESC 0x0020 /* VCO prescaler */155#define PLLCR_SYSCLK_SEL_MASK 0x0700 /* System Clock Selection */156#define PLLCR_SYSCLK_SEL_SHIFT 8157#define PLLCR_LCDCLK_SEL_MASK 0x3800 /* LCD Clock Selection */158#define PLLCR_LCDCLK_SEL_SHIFT 11159160/* '328-compatible definitions */161#define PLLCR_PIXCLK_SEL_MASK PLLCR_LCDCLK_SEL_MASK162#define PLLCR_PIXCLK_SEL_SHIFT PLLCR_LCDCLK_SEL_SHIFT163164/*165* PLL Frequency Select Register166*/167#define PLLFSR_ADDR 0xfffff202168#define PLLFSR WORD_REF(PLLFSR_ADDR)169170#define PLLFSR_PC_MASK 0x00ff /* P Count */171#define PLLFSR_PC_SHIFT 0172#define PLLFSR_QC_MASK 0x0f00 /* Q Count */173#define PLLFSR_QC_SHIFT 8174#define PLLFSR_PROT 0x4000 /* Protect P & Q */175#define PLLFSR_CLK32 0x8000 /* Clock 32 (kHz) */176177/*178* Power Control Register179*/180#define PCTRL_ADDR 0xfffff207181#define PCTRL BYTE_REF(PCTRL_ADDR)182183#define PCTRL_WIDTH_MASK 0x1f /* CPU Clock bursts width */184#define PCTRL_WIDTH_SHIFT 0185#define PCTRL_PCEN 0x80 /* Power Control Enable */186187/**********188*189* 0xFFFFF3xx -- Interrupt Controller190*191**********/192193/*194* Interrupt Vector Register195*/196#define IVR_ADDR 0xfffff300197#define IVR BYTE_REF(IVR_ADDR)198199#define IVR_VECTOR_MASK 0xF8200201/*202* Interrupt control Register203*/204#define ICR_ADDR 0xfffff302205#define ICR WORD_REF(ICR_ADDR)206207#define ICR_POL5 0x0080 /* Polarity Control for IRQ5 */208#define ICR_ET6 0x0100 /* Edge Trigger Select for IRQ6 */209#define ICR_ET3 0x0200 /* Edge Trigger Select for IRQ3 */210#define ICR_ET2 0x0400 /* Edge Trigger Select for IRQ2 */211#define ICR_ET1 0x0800 /* Edge Trigger Select for IRQ1 */212#define ICR_POL6 0x1000 /* Polarity Control for IRQ6 */213#define ICR_POL3 0x2000 /* Polarity Control for IRQ3 */214#define ICR_POL2 0x4000 /* Polarity Control for IRQ2 */215#define ICR_POL1 0x8000 /* Polarity Control for IRQ1 */216217/*218* Interrupt Mask Register219*/220#define IMR_ADDR 0xfffff304221#define IMR LONG_REF(IMR_ADDR)222223/*224* Define the names for bit positions first. This is useful for225* request_irq226*/227#define SPI_IRQ_NUM 0 /* SPI interrupt */228#define TMR_IRQ_NUM 1 /* Timer interrupt */229#define UART_IRQ_NUM 2 /* UART interrupt */230#define WDT_IRQ_NUM 3 /* Watchdog Timer interrupt */231#define RTC_IRQ_NUM 4 /* RTC interrupt */232#define KB_IRQ_NUM 6 /* Keyboard Interrupt */233#define PWM_IRQ_NUM 7 /* Pulse-Width Modulator int. */234#define INT0_IRQ_NUM 8 /* External INT0 */235#define INT1_IRQ_NUM 9 /* External INT1 */236#define INT2_IRQ_NUM 10 /* External INT2 */237#define INT3_IRQ_NUM 11 /* External INT3 */238#define IRQ1_IRQ_NUM 16 /* IRQ1 */239#define IRQ2_IRQ_NUM 17 /* IRQ2 */240#define IRQ3_IRQ_NUM 18 /* IRQ3 */241#define IRQ6_IRQ_NUM 19 /* IRQ6 */242#define IRQ5_IRQ_NUM 20 /* IRQ5 */243#define SAM_IRQ_NUM 22 /* Sampling Timer for RTC */244#define EMIQ_IRQ_NUM 23 /* Emulator Interrupt */245246/* '328-compatible definitions */247#define SPIM_IRQ_NUM SPI_IRQ_NUM248#define TMR1_IRQ_NUM TMR_IRQ_NUM249250/*251* Here go the bitmasks themselves252*/253#define IMR_MSPI (1 << SPI_IRQ_NUM) /* Mask SPI interrupt */254#define IMR_MTMR (1 << TMR_IRQ_NUM) /* Mask Timer interrupt */255#define IMR_MUART (1 << UART_IRQ_NUM) /* Mask UART interrupt */256#define IMR_MWDT (1 << WDT_IRQ_NUM) /* Mask Watchdog Timer interrupt */257#define IMR_MRTC (1 << RTC_IRQ_NUM) /* Mask RTC interrupt */258#define IMR_MKB (1 << KB_IRQ_NUM) /* Mask Keyboard Interrupt */259#define IMR_MPWM (1 << PWM_IRQ_NUM) /* Mask Pulse-Width Modulator int. */260#define IMR_MINT0 (1 << INT0_IRQ_NUM) /* Mask External INT0 */261#define IMR_MINT1 (1 << INT1_IRQ_NUM) /* Mask External INT1 */262#define IMR_MINT2 (1 << INT2_IRQ_NUM) /* Mask External INT2 */263#define IMR_MINT3 (1 << INT3_IRQ_NUM) /* Mask External INT3 */264#define IMR_MIRQ1 (1 << IRQ1_IRQ_NUM) /* Mask IRQ1 */265#define IMR_MIRQ2 (1 << IRQ2_IRQ_NUM) /* Mask IRQ2 */266#define IMR_MIRQ3 (1 << IRQ3_IRQ_NUM) /* Mask IRQ3 */267#define IMR_MIRQ6 (1 << IRQ6_IRQ_NUM) /* Mask IRQ6 */268#define IMR_MIRQ5 (1 << IRQ5_IRQ_NUM) /* Mask IRQ5 */269#define IMR_MSAM (1 << SAM_IRQ_NUM) /* Mask Sampling Timer for RTC */270#define IMR_MEMIQ (1 << EMIQ_IRQ_NUM) /* Mask Emulator Interrupt */271272/* '328-compatible definitions */273#define IMR_MSPIM IMR_MSPI274#define IMR_MTMR1 IMR_MTMR275276/*277* Interrupt Status Register278*/279#define ISR_ADDR 0xfffff30c280#define ISR LONG_REF(ISR_ADDR)281282#define ISR_SPI (1 << SPI_IRQ_NUM) /* SPI interrupt */283#define ISR_TMR (1 << TMR_IRQ_NUM) /* Timer interrupt */284#define ISR_UART (1 << UART_IRQ_NUM) /* UART interrupt */285#define ISR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */286#define ISR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */287#define ISR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */288#define ISR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator interrupt */289#define ISR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */290#define ISR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */291#define ISR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */292#define ISR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */293#define ISR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */294#define ISR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */295#define ISR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */296#define ISR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */297#define ISR_IRQ5 (1 << IRQ5_IRQ_NUM) /* IRQ5 */298#define ISR_SAM (1 << SAM_IRQ_NUM) /* Sampling Timer for RTC */299#define ISR_EMIQ (1 << EMIQ_IRQ_NUM) /* Emulator Interrupt */300301/* '328-compatible definitions */302#define ISR_SPIM ISR_SPI303#define ISR_TMR1 ISR_TMR304305/*306* Interrupt Pending Register307*/308#define IPR_ADDR 0xfffff30c309#define IPR LONG_REF(IPR_ADDR)310311#define IPR_SPI (1 << SPI_IRQ_NUM) /* SPI interrupt */312#define IPR_TMR (1 << TMR_IRQ_NUM) /* Timer interrupt */313#define IPR_UART (1 << UART_IRQ_NUM) /* UART interrupt */314#define IPR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */315#define IPR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */316#define IPR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */317#define IPR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator interrupt */318#define IPR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */319#define IPR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */320#define IPR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */321#define IPR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */322#define IPR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */323#define IPR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */324#define IPR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */325#define IPR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */326#define IPR_IRQ5 (1 << IRQ5_IRQ_NUM) /* IRQ5 */327#define IPR_SAM (1 << SAM_IRQ_NUM) /* Sampling Timer for RTC */328#define IPR_EMIQ (1 << EMIQ_IRQ_NUM) /* Emulator Interrupt */329330/* '328-compatible definitions */331#define IPR_SPIM IPR_SPI332#define IPR_TMR1 IPR_TMR333334/**********335*336* 0xFFFFF4xx -- Parallel Ports337*338**********/339340/*341* Port A342*/343#define PADIR_ADDR 0xfffff400 /* Port A direction reg */344#define PADATA_ADDR 0xfffff401 /* Port A data register */345#define PAPUEN_ADDR 0xfffff402 /* Port A Pull-Up enable reg */346347#define PADIR BYTE_REF(PADIR_ADDR)348#define PADATA BYTE_REF(PADATA_ADDR)349#define PAPUEN BYTE_REF(PAPUEN_ADDR)350351#define PA(x) (1 << (x))352353/*354* Port B355*/356#define PBDIR_ADDR 0xfffff408 /* Port B direction reg */357#define PBDATA_ADDR 0xfffff409 /* Port B data register */358#define PBPUEN_ADDR 0xfffff40a /* Port B Pull-Up enable reg */359#define PBSEL_ADDR 0xfffff40b /* Port B Select Register */360361#define PBDIR BYTE_REF(PBDIR_ADDR)362#define PBDATA BYTE_REF(PBDATA_ADDR)363#define PBPUEN BYTE_REF(PBPUEN_ADDR)364#define PBSEL BYTE_REF(PBSEL_ADDR)365366#define PB(x) (1 << (x))367368#define PB_CSB0 0x01 /* Use CSB0 as PB[0] */369#define PB_CSB1 0x02 /* Use CSB1 as PB[1] */370#define PB_CSC0_RAS0 0x04 /* Use CSC0/RAS0 as PB[2] */371#define PB_CSC1_RAS1 0x08 /* Use CSC1/RAS1 as PB[3] */372#define PB_CSD0_CAS0 0x10 /* Use CSD0/CAS0 as PB[4] */373#define PB_CSD1_CAS1 0x20 /* Use CSD1/CAS1 as PB[5] */374#define PB_TIN_TOUT 0x40 /* Use TIN/TOUT as PB[6] */375#define PB_PWMO 0x80 /* Use PWMO as PB[7] */376377/*378* Port C379*/380#define PCDIR_ADDR 0xfffff410 /* Port C direction reg */381#define PCDATA_ADDR 0xfffff411 /* Port C data register */382#define PCPDEN_ADDR 0xfffff412 /* Port C Pull-Down enb. reg */383#define PCSEL_ADDR 0xfffff413 /* Port C Select Register */384385#define PCDIR BYTE_REF(PCDIR_ADDR)386#define PCDATA BYTE_REF(PCDATA_ADDR)387#define PCPDEN BYTE_REF(PCPDEN_ADDR)388#define PCSEL BYTE_REF(PCSEL_ADDR)389390#define PC(x) (1 << (x))391392#define PC_LD0 0x01 /* Use LD0 as PC[0] */393#define PC_LD1 0x02 /* Use LD1 as PC[1] */394#define PC_LD2 0x04 /* Use LD2 as PC[2] */395#define PC_LD3 0x08 /* Use LD3 as PC[3] */396#define PC_LFLM 0x10 /* Use LFLM as PC[4] */397#define PC_LLP 0x20 /* Use LLP as PC[5] */398#define PC_LCLK 0x40 /* Use LCLK as PC[6] */399#define PC_LACD 0x80 /* Use LACD as PC[7] */400401/*402* Port D403*/404#define PDDIR_ADDR 0xfffff418 /* Port D direction reg */405#define PDDATA_ADDR 0xfffff419 /* Port D data register */406#define PDPUEN_ADDR 0xfffff41a /* Port D Pull-Up enable reg */407#define PDSEL_ADDR 0xfffff41b /* Port D Select Register */408#define PDPOL_ADDR 0xfffff41c /* Port D Polarity Register */409#define PDIRQEN_ADDR 0xfffff41d /* Port D IRQ enable register */410#define PDKBEN_ADDR 0xfffff41e /* Port D Keyboard Enable reg */411#define PDIQEG_ADDR 0xfffff41f /* Port D IRQ Edge Register */412413#define PDDIR BYTE_REF(PDDIR_ADDR)414#define PDDATA BYTE_REF(PDDATA_ADDR)415#define PDPUEN BYTE_REF(PDPUEN_ADDR)416#define PDSEL BYTE_REF(PDSEL_ADDR)417#define PDPOL BYTE_REF(PDPOL_ADDR)418#define PDIRQEN BYTE_REF(PDIRQEN_ADDR)419#define PDKBEN BYTE_REF(PDKBEN_ADDR)420#define PDIQEG BYTE_REF(PDIQEG_ADDR)421422#define PD(x) (1 << (x))423424#define PD_INT0 0x01 /* Use INT0 as PD[0] */425#define PD_INT1 0x02 /* Use INT1 as PD[1] */426#define PD_INT2 0x04 /* Use INT2 as PD[2] */427#define PD_INT3 0x08 /* Use INT3 as PD[3] */428#define PD_IRQ1 0x10 /* Use IRQ1 as PD[4] */429#define PD_IRQ2 0x20 /* Use IRQ2 as PD[5] */430#define PD_IRQ3 0x40 /* Use IRQ3 as PD[6] */431#define PD_IRQ6 0x80 /* Use IRQ6 as PD[7] */432433/*434* Port E435*/436#define PEDIR_ADDR 0xfffff420 /* Port E direction reg */437#define PEDATA_ADDR 0xfffff421 /* Port E data register */438#define PEPUEN_ADDR 0xfffff422 /* Port E Pull-Up enable reg */439#define PESEL_ADDR 0xfffff423 /* Port E Select Register */440441#define PEDIR BYTE_REF(PEDIR_ADDR)442#define PEDATA BYTE_REF(PEDATA_ADDR)443#define PEPUEN BYTE_REF(PEPUEN_ADDR)444#define PESEL BYTE_REF(PESEL_ADDR)445446#define PE(x) (1 << (x))447448#define PE_SPMTXD 0x01 /* Use SPMTXD as PE[0] */449#define PE_SPMRXD 0x02 /* Use SPMRXD as PE[1] */450#define PE_SPMCLK 0x04 /* Use SPMCLK as PE[2] */451#define PE_DWE 0x08 /* Use DWE as PE[3] */452#define PE_RXD 0x10 /* Use RXD as PE[4] */453#define PE_TXD 0x20 /* Use TXD as PE[5] */454#define PE_RTS 0x40 /* Use RTS as PE[6] */455#define PE_CTS 0x80 /* Use CTS as PE[7] */456457/*458* Port F459*/460#define PFDIR_ADDR 0xfffff428 /* Port F direction reg */461#define PFDATA_ADDR 0xfffff429 /* Port F data register */462#define PFPUEN_ADDR 0xfffff42a /* Port F Pull-Up enable reg */463#define PFSEL_ADDR 0xfffff42b /* Port F Select Register */464465#define PFDIR BYTE_REF(PFDIR_ADDR)466#define PFDATA BYTE_REF(PFDATA_ADDR)467#define PFPUEN BYTE_REF(PFPUEN_ADDR)468#define PFSEL BYTE_REF(PFSEL_ADDR)469470#define PF(x) (1 << (x))471472#define PF_LCONTRAST 0x01 /* Use LCONTRAST as PF[0] */473#define PF_IRQ5 0x02 /* Use IRQ5 as PF[1] */474#define PF_CLKO 0x04 /* Use CLKO as PF[2] */475#define PF_A20 0x08 /* Use A20 as PF[3] */476#define PF_A21 0x10 /* Use A21 as PF[4] */477#define PF_A22 0x20 /* Use A22 as PF[5] */478#define PF_A23 0x40 /* Use A23 as PF[6] */479#define PF_CSA1 0x80 /* Use CSA1 as PF[7] */480481/*482* Port G483*/484#define PGDIR_ADDR 0xfffff430 /* Port G direction reg */485#define PGDATA_ADDR 0xfffff431 /* Port G data register */486#define PGPUEN_ADDR 0xfffff432 /* Port G Pull-Up enable reg */487#define PGSEL_ADDR 0xfffff433 /* Port G Select Register */488489#define PGDIR BYTE_REF(PGDIR_ADDR)490#define PGDATA BYTE_REF(PGDATA_ADDR)491#define PGPUEN BYTE_REF(PGPUEN_ADDR)492#define PGSEL BYTE_REF(PGSEL_ADDR)493494#define PG(x) (1 << (x))495496#define PG_BUSW_DTACK 0x01 /* Use BUSW/DTACK as PG[0] */497#define PG_A0 0x02 /* Use A0 as PG[1] */498#define PG_EMUIRQ 0x04 /* Use EMUIRQ as PG[2] */499#define PG_HIZ_P_D 0x08 /* Use HIZ/P/D as PG[3] */500#define PG_EMUCS 0x10 /* Use EMUCS as PG[4] */501#define PG_EMUBRK 0x20 /* Use EMUBRK as PG[5] */502503/**********504*505* 0xFFFFF5xx -- Pulse-Width Modulator (PWM)506*507**********/508509/*510* PWM Control Register511*/512#define PWMC_ADDR 0xfffff500513#define PWMC WORD_REF(PWMC_ADDR)514515#define PWMC_CLKSEL_MASK 0x0003 /* Clock Selection */516#define PWMC_CLKSEL_SHIFT 0517#define PWMC_REPEAT_MASK 0x000c /* Sample Repeats */518#define PWMC_REPEAT_SHIFT 2519#define PWMC_EN 0x0010 /* Enable PWM */520#define PMNC_FIFOAV 0x0020 /* FIFO Available */521#define PWMC_IRQEN 0x0040 /* Interrupt Request Enable */522#define PWMC_IRQ 0x0080 /* Interrupt Request (FIFO empty) */523#define PWMC_PRESCALER_MASK 0x7f00 /* Incoming Clock prescaler */524#define PWMC_PRESCALER_SHIFT 8525#define PWMC_CLKSRC 0x8000 /* Clock Source Select */526527/* '328-compatible definitions */528#define PWMC_PWMEN PWMC_EN529530/*531* PWM Sample Register532*/533#define PWMS_ADDR 0xfffff502534#define PWMS WORD_REF(PWMS_ADDR)535536/*537* PWM Period Register538*/539#define PWMP_ADDR 0xfffff504540#define PWMP BYTE_REF(PWMP_ADDR)541542/*543* PWM Counter Register544*/545#define PWMCNT_ADDR 0xfffff505546#define PWMCNT BYTE_REF(PWMCNT_ADDR)547548/**********549*550* 0xFFFFF6xx -- General-Purpose Timer551*552**********/553554/*555* Timer Control register556*/557#define TCTL_ADDR 0xfffff600558#define TCTL WORD_REF(TCTL_ADDR)559560#define TCTL_TEN 0x0001 /* Timer Enable */561#define TCTL_CLKSOURCE_MASK 0x000e /* Clock Source: */562#define TCTL_CLKSOURCE_STOP 0x0000 /* Stop count (disabled) */563#define TCTL_CLKSOURCE_SYSCLK 0x0002 /* SYSCLK to prescaler */564#define TCTL_CLKSOURCE_SYSCLK_16 0x0004 /* SYSCLK/16 to prescaler */565#define TCTL_CLKSOURCE_TIN 0x0006 /* TIN to prescaler */566#define TCTL_CLKSOURCE_32KHZ 0x0008 /* 32kHz clock to prescaler */567#define TCTL_IRQEN 0x0010 /* IRQ Enable */568#define TCTL_OM 0x0020 /* Output Mode */569#define TCTL_CAP_MASK 0x00c0 /* Capture Edge: */570#define TCTL_CAP_RE 0x0040 /* Capture on rizing edge */571#define TCTL_CAP_FE 0x0080 /* Capture on falling edge */572#define TCTL_FRR 0x0010 /* Free-Run Mode */573574/* '328-compatible definitions */575#define TCTL1_ADDR TCTL_ADDR576#define TCTL1 TCTL577578/*579* Timer Prescaler Register580*/581#define TPRER_ADDR 0xfffff602582#define TPRER WORD_REF(TPRER_ADDR)583584/* '328-compatible definitions */585#define TPRER1_ADDR TPRER_ADDR586#define TPRER1 TPRER587588/*589* Timer Compare Register590*/591#define TCMP_ADDR 0xfffff604592#define TCMP WORD_REF(TCMP_ADDR)593594/* '328-compatible definitions */595#define TCMP1_ADDR TCMP_ADDR596#define TCMP1 TCMP597598/*599* Timer Capture register600*/601#define TCR_ADDR 0xfffff606602#define TCR WORD_REF(TCR_ADDR)603604/* '328-compatible definitions */605#define TCR1_ADDR TCR_ADDR606#define TCR1 TCR607608/*609* Timer Counter Register610*/611#define TCN_ADDR 0xfffff608612#define TCN WORD_REF(TCN_ADDR)613614/* '328-compatible definitions */615#define TCN1_ADDR TCN_ADDR616#define TCN1 TCN617618/*619* Timer Status Register620*/621#define TSTAT_ADDR 0xfffff60a622#define TSTAT WORD_REF(TSTAT_ADDR)623624#define TSTAT_COMP 0x0001 /* Compare Event occurred */625#define TSTAT_CAPT 0x0001 /* Capture Event occurred */626627/* '328-compatible definitions */628#define TSTAT1_ADDR TSTAT_ADDR629#define TSTAT1 TSTAT630631/**********632*633* 0xFFFFF8xx -- Serial Periferial Interface Master (SPIM)634*635**********/636637/*638* SPIM Data Register639*/640#define SPIMDATA_ADDR 0xfffff800641#define SPIMDATA WORD_REF(SPIMDATA_ADDR)642643/*644* SPIM Control/Status Register645*/646#define SPIMCONT_ADDR 0xfffff802647#define SPIMCONT WORD_REF(SPIMCONT_ADDR)648649#define SPIMCONT_BIT_COUNT_MASK 0x000f /* Transfer Length in Bytes */650#define SPIMCONT_BIT_COUNT_SHIFT 0651#define SPIMCONT_POL 0x0010 /* SPMCLK Signel Polarity */652#define SPIMCONT_PHA 0x0020 /* Clock/Data phase relationship */653#define SPIMCONT_IRQEN 0x0040 /* IRQ Enable */654#define SPIMCONT_IRQ 0x0080 /* Interrupt Request */655#define SPIMCONT_XCH 0x0100 /* Exchange */656#define SPIMCONT_ENABLE 0x0200 /* Enable SPIM */657#define SPIMCONT_DATA_RATE_MASK 0xe000 /* SPIM Data Rate */658#define SPIMCONT_DATA_RATE_SHIFT 13659660/* '328-compatible definitions */661#define SPIMCONT_SPIMIRQ SPIMCONT_IRQ662#define SPIMCONT_SPIMEN SPIMCONT_ENABLE663664/**********665*666* 0xFFFFF9xx -- UART667*668**********/669670/*671* UART Status/Control Register672*/673#define USTCNT_ADDR 0xfffff900674#define USTCNT WORD_REF(USTCNT_ADDR)675676#define USTCNT_TXAE 0x0001 /* Transmitter Available Interrupt Enable */677#define USTCNT_TXHE 0x0002 /* Transmitter Half Empty Enable */678#define USTCNT_TXEE 0x0004 /* Transmitter Empty Interrupt Enable */679#define USTCNT_RXRE 0x0008 /* Receiver Ready Interrupt Enable */680#define USTCNT_RXHE 0x0010 /* Receiver Half-Full Interrupt Enable */681#define USTCNT_RXFE 0x0020 /* Receiver Full Interrupt Enable */682#define USTCNT_CTSD 0x0040 /* CTS Delta Interrupt Enable */683#define USTCNT_ODEN 0x0080 /* Old Data Interrupt Enable */684#define USTCNT_8_7 0x0100 /* Eight or seven-bit transmission */685#define USTCNT_STOP 0x0200 /* Stop bit transmission */686#define USTCNT_ODD 0x0400 /* Odd Parity */687#define USTCNT_PEN 0x0800 /* Parity Enable */688#define USTCNT_CLKM 0x1000 /* Clock Mode Select */689#define USTCNT_TXEN 0x2000 /* Transmitter Enable */690#define USTCNT_RXEN 0x4000 /* Receiver Enable */691#define USTCNT_UEN 0x8000 /* UART Enable */692693/* '328-compatible definitions */694#define USTCNT_TXAVAILEN USTCNT_TXAE695#define USTCNT_TXHALFEN USTCNT_TXHE696#define USTCNT_TXEMPTYEN USTCNT_TXEE697#define USTCNT_RXREADYEN USTCNT_RXRE698#define USTCNT_RXHALFEN USTCNT_RXHE699#define USTCNT_RXFULLEN USTCNT_RXFE700#define USTCNT_CTSDELTAEN USTCNT_CTSD701#define USTCNT_ODD_EVEN USTCNT_ODD702#define USTCNT_PARITYEN USTCNT_PEN703#define USTCNT_CLKMODE USTCNT_CLKM704#define USTCNT_UARTEN USTCNT_UEN705706/*707* UART Baud Control Register708*/709#define UBAUD_ADDR 0xfffff902710#define UBAUD WORD_REF(UBAUD_ADDR)711712#define UBAUD_PRESCALER_MASK 0x003f /* Actual divisor is 65 - PRESCALER */713#define UBAUD_PRESCALER_SHIFT 0714#define UBAUD_DIVIDE_MASK 0x0700 /* Baud Rate freq. divizor */715#define UBAUD_DIVIDE_SHIFT 8716#define UBAUD_BAUD_SRC 0x0800 /* Baud Rate Source */717#define UBAUD_UCLKDIR 0x2000 /* UCLK Direction */718719/*720* UART Receiver Register721*/722#define URX_ADDR 0xfffff904723#define URX WORD_REF(URX_ADDR)724725#define URX_RXDATA_ADDR 0xfffff905726#define URX_RXDATA BYTE_REF(URX_RXDATA_ADDR)727728#define URX_RXDATA_MASK 0x00ff /* Received data */729#define URX_RXDATA_SHIFT 0730#define URX_PARITY_ERROR 0x0100 /* Parity Error */731#define URX_BREAK 0x0200 /* Break Detected */732#define URX_FRAME_ERROR 0x0400 /* Framing Error */733#define URX_OVRUN 0x0800 /* Serial Overrun */734#define URX_OLD_DATA 0x1000 /* Old data in FIFO */735#define URX_DATA_READY 0x2000 /* Data Ready (FIFO not empty) */736#define URX_FIFO_HALF 0x4000 /* FIFO is Half-Full */737#define URX_FIFO_FULL 0x8000 /* FIFO is Full */738739/*740* UART Transmitter Register741*/742#define UTX_ADDR 0xfffff906743#define UTX WORD_REF(UTX_ADDR)744745#define UTX_TXDATA_ADDR 0xfffff907746#define UTX_TXDATA BYTE_REF(UTX_TXDATA_ADDR)747748#define UTX_TXDATA_MASK 0x00ff /* Data to be transmitted */749#define UTX_TXDATA_SHIFT 0750#define UTX_CTS_DELTA 0x0100 /* CTS changed */751#define UTX_CTS_STAT 0x0200 /* CTS State */752#define UTX_BUSY 0x0400 /* FIFO is busy, sending a character */753#define UTX_NOCTS 0x0800 /* Ignore CTS */754#define UTX_SEND_BREAK 0x1000 /* Send a BREAK */755#define UTX_TX_AVAIL 0x2000 /* Transmit FIFO has a slot available */756#define UTX_FIFO_HALF 0x4000 /* Transmit FIFO is half empty */757#define UTX_FIFO_EMPTY 0x8000 /* Transmit FIFO is empty */758759/* '328-compatible definitions */760#define UTX_CTS_STATUS UTX_CTS_STAT761#define UTX_IGNORE_CTS UTX_NOCTS762763/*764* UART Miscellaneous Register765*/766#define UMISC_ADDR 0xfffff908767#define UMISC WORD_REF(UMISC_ADDR)768769#define UMISC_TX_POL 0x0004 /* Transmit Polarity */770#define UMISC_RX_POL 0x0008 /* Receive Polarity */771#define UMISC_IRDA_LOOP 0x0010 /* IrDA Loopback Enable */772#define UMISC_IRDA_EN 0x0020 /* Infra-Red Enable */773#define UMISC_RTS 0x0040 /* Set RTS status */774#define UMISC_RTSCONT 0x0080 /* Choose RTS control */775#define UMISC_IR_TEST 0x0400 /* IRDA Test Enable */776#define UMISC_BAUD_RESET 0x0800 /* Reset Baud Rate Generation Counters */777#define UMISC_LOOP 0x1000 /* Serial Loopback Enable */778#define UMISC_FORCE_PERR 0x2000 /* Force Parity Error */779#define UMISC_CLKSRC 0x4000 /* Clock Source */780#define UMISC_BAUD_TEST 0x8000 /* Enable Baud Test Mode */781782/*783* UART Non-integer Prescaler Register784*/785#define NIPR_ADDR 0xfffff90a786#define NIPR WORD_REF(NIPR_ADDR)787788#define NIPR_STEP_VALUE_MASK 0x00ff /* NI prescaler step value */789#define NIPR_STEP_VALUE_SHIFT 0790#define NIPR_SELECT_MASK 0x0700 /* Tap Selection */791#define NIPR_SELECT_SHIFT 8792#define NIPR_PRE_SEL 0x8000 /* Non-integer prescaler select */793794795/* generalization of uart control registers to support multiple ports: */796typedef volatile struct {797volatile unsigned short int ustcnt;798volatile unsigned short int ubaud;799union {800volatile unsigned short int w;801struct {802volatile unsigned char status;803volatile unsigned char rxdata;804} b;805} urx;806union {807volatile unsigned short int w;808struct {809volatile unsigned char status;810volatile unsigned char txdata;811} b;812} utx;813volatile unsigned short int umisc;814volatile unsigned short int nipr;815volatile unsigned short int pad1;816volatile unsigned short int pad2;817} __attribute__((packed)) m68328_uart;818819820/**********821*822* 0xFFFFFAxx -- LCD Controller823*824**********/825826/*827* LCD Screen Starting Address Register828*/829#define LSSA_ADDR 0xfffffa00830#define LSSA LONG_REF(LSSA_ADDR)831832#define LSSA_SSA_MASK 0x1ffffffe /* Bits 0 and 29-31 are reserved */833834/*835* LCD Virtual Page Width Register836*/837#define LVPW_ADDR 0xfffffa05838#define LVPW BYTE_REF(LVPW_ADDR)839840/*841* LCD Screen Width Register (not compatible with '328 !!!)842*/843#define LXMAX_ADDR 0xfffffa08844#define LXMAX WORD_REF(LXMAX_ADDR)845846#define LXMAX_XM_MASK 0x02f0 /* Bits 0-3 and 10-15 are reserved */847848/*849* LCD Screen Height Register850*/851#define LYMAX_ADDR 0xfffffa0a852#define LYMAX WORD_REF(LYMAX_ADDR)853854#define LYMAX_YM_MASK 0x01ff /* Bits 9-15 are reserved */855856/*857* LCD Cursor X Position Register858*/859#define LCXP_ADDR 0xfffffa18860#define LCXP WORD_REF(LCXP_ADDR)861862#define LCXP_CC_MASK 0xc000 /* Cursor Control */863#define LCXP_CC_TRAMSPARENT 0x0000864#define LCXP_CC_BLACK 0x4000865#define LCXP_CC_REVERSED 0x8000866#define LCXP_CC_WHITE 0xc000867#define LCXP_CXP_MASK 0x02ff /* Cursor X position */868869/*870* LCD Cursor Y Position Register871*/872#define LCYP_ADDR 0xfffffa1a873#define LCYP WORD_REF(LCYP_ADDR)874875#define LCYP_CYP_MASK 0x01ff /* Cursor Y Position */876877/*878* LCD Cursor Width and Heigth Register879*/880#define LCWCH_ADDR 0xfffffa1c881#define LCWCH WORD_REF(LCWCH_ADDR)882883#define LCWCH_CH_MASK 0x001f /* Cursor Height */884#define LCWCH_CH_SHIFT 0885#define LCWCH_CW_MASK 0x1f00 /* Cursor Width */886#define LCWCH_CW_SHIFT 8887888/*889* LCD Blink Control Register890*/891#define LBLKC_ADDR 0xfffffa1f892#define LBLKC BYTE_REF(LBLKC_ADDR)893894#define LBLKC_BD_MASK 0x7f /* Blink Divisor */895#define LBLKC_BD_SHIFT 0896#define LBLKC_BKEN 0x80 /* Blink Enabled */897898/*899* LCD Panel Interface Configuration Register900*/901#define LPICF_ADDR 0xfffffa20902#define LPICF BYTE_REF(LPICF_ADDR)903904#define LPICF_GS_MASK 0x03 /* Gray-Scale Mode */905#define LPICF_GS_BW 0x00906#define LPICF_GS_GRAY_4 0x01907#define LPICF_GS_GRAY_16 0x02908#define LPICF_PBSIZ_MASK 0x0c /* Panel Bus Width */909#define LPICF_PBSIZ_1 0x00910#define LPICF_PBSIZ_2 0x04911#define LPICF_PBSIZ_4 0x08912913/*914* LCD Polarity Configuration Register915*/916#define LPOLCF_ADDR 0xfffffa21917#define LPOLCF BYTE_REF(LPOLCF_ADDR)918919#define LPOLCF_PIXPOL 0x01 /* Pixel Polarity */920#define LPOLCF_LPPOL 0x02 /* Line Pulse Polarity */921#define LPOLCF_FLMPOL 0x04 /* Frame Marker Polarity */922#define LPOLCF_LCKPOL 0x08 /* LCD Shift Lock Polarity */923924/*925* LACD (LCD Alternate Crystal Direction) Rate Control Register926*/927#define LACDRC_ADDR 0xfffffa23928#define LACDRC BYTE_REF(LACDRC_ADDR)929930#define LACDRC_ACDSLT 0x80 /* Signal Source Select */931#define LACDRC_ACD_MASK 0x0f /* Alternate Crystal Direction Control */932#define LACDRC_ACD_SHIFT 0933934/*935* LCD Pixel Clock Divider Register936*/937#define LPXCD_ADDR 0xfffffa25938#define LPXCD BYTE_REF(LPXCD_ADDR)939940#define LPXCD_PCD_MASK 0x3f /* Pixel Clock Divider */941#define LPXCD_PCD_SHIFT 0942943/*944* LCD Clocking Control Register945*/946#define LCKCON_ADDR 0xfffffa27947#define LCKCON BYTE_REF(LCKCON_ADDR)948949#define LCKCON_DWS_MASK 0x0f /* Display Wait-State */950#define LCKCON_DWS_SHIFT 0951#define LCKCON_DWIDTH 0x40 /* Display Memory Width */952#define LCKCON_LCDON 0x80 /* Enable LCD Controller */953954/* '328-compatible definitions */955#define LCKCON_DW_MASK LCKCON_DWS_MASK956#define LCKCON_DW_SHIFT LCKCON_DWS_SHIFT957958/*959* LCD Refresh Rate Adjustment Register960*/961#define LRRA_ADDR 0xfffffa29962#define LRRA BYTE_REF(LRRA_ADDR)963964/*965* LCD Panning Offset Register966*/967#define LPOSR_ADDR 0xfffffa2d968#define LPOSR BYTE_REF(LPOSR_ADDR)969970#define LPOSR_POS_MASK 0x0f /* Pixel Offset Code */971#define LPOSR_POS_SHIFT 0972973/*974* LCD Frame Rate Control Modulation Register975*/976#define LFRCM_ADDR 0xfffffa31977#define LFRCM BYTE_REF(LFRCM_ADDR)978979#define LFRCM_YMOD_MASK 0x0f /* Vertical Modulation */980#define LFRCM_YMOD_SHIFT 0981#define LFRCM_XMOD_MASK 0xf0 /* Horizontal Modulation */982#define LFRCM_XMOD_SHIFT 4983984/*985* LCD Gray Palette Mapping Register986*/987#define LGPMR_ADDR 0xfffffa33988#define LGPMR BYTE_REF(LGPMR_ADDR)989990#define LGPMR_G1_MASK 0x0f991#define LGPMR_G1_SHIFT 0992#define LGPMR_G2_MASK 0xf0993#define LGPMR_G2_SHIFT 4994995/*996* PWM Contrast Control Register997*/998#define PWMR_ADDR 0xfffffa36999#define PWMR WORD_REF(PWMR_ADDR)10001001#define PWMR_PW_MASK 0x00ff /* Pulse Width */1002#define PWMR_PW_SHIFT 01003#define PWMR_CCPEN 0x0100 /* Contrast Control Enable */1004#define PWMR_SRC_MASK 0x0600 /* Input Clock Source */1005#define PWMR_SRC_LINE 0x0000 /* Line Pulse */1006#define PWMR_SRC_PIXEL 0x0200 /* Pixel Clock */1007#define PWMR_SRC_LCD 0x4000 /* LCD clock */10081009/**********1010*1011* 0xFFFFFBxx -- Real-Time Clock (RTC)1012*1013**********/10141015/*1016* RTC Hours Minutes and Seconds Register1017*/1018#define RTCTIME_ADDR 0xfffffb001019#define RTCTIME LONG_REF(RTCTIME_ADDR)10201021#define RTCTIME_SECONDS_MASK 0x0000003f /* Seconds */1022#define RTCTIME_SECONDS_SHIFT 01023#define RTCTIME_MINUTES_MASK 0x003f0000 /* Minutes */1024#define RTCTIME_MINUTES_SHIFT 161025#define RTCTIME_HOURS_MASK 0x1f000000 /* Hours */1026#define RTCTIME_HOURS_SHIFT 2410271028/*1029* RTC Alarm Register1030*/1031#define RTCALRM_ADDR 0xfffffb041032#define RTCALRM LONG_REF(RTCALRM_ADDR)10331034#define RTCALRM_SECONDS_MASK 0x0000003f /* Seconds */1035#define RTCALRM_SECONDS_SHIFT 01036#define RTCALRM_MINUTES_MASK 0x003f0000 /* Minutes */1037#define RTCALRM_MINUTES_SHIFT 161038#define RTCALRM_HOURS_MASK 0x1f000000 /* Hours */1039#define RTCALRM_HOURS_SHIFT 2410401041/*1042* Watchdog Timer Register1043*/1044#define WATCHDOG_ADDR 0xfffffb0a1045#define WATCHDOG WORD_REF(WATCHDOG_ADDR)10461047#define WATCHDOG_EN 0x0001 /* Watchdog Enabled */1048#define WATCHDOG_ISEL 0x0002 /* Select the watchdog interrupt */1049#define WATCHDOG_INTF 0x0080 /* Watchdog interrupt occurred */1050#define WATCHDOG_CNT_MASK 0x0300 /* Watchdog Counter */1051#define WATCHDOG_CNT_SHIFT 810521053/*1054* RTC Control Register1055*/1056#define RTCCTL_ADDR 0xfffffb0c1057#define RTCCTL WORD_REF(RTCCTL_ADDR)10581059#define RTCCTL_XTL 0x0020 /* Crystal Selection */1060#define RTCCTL_EN 0x0080 /* RTC Enable */10611062/* '328-compatible definitions */1063#define RTCCTL_384 RTCCTL_XTL1064#define RTCCTL_ENABLE RTCCTL_EN10651066/*1067* RTC Interrupt Status Register1068*/1069#define RTCISR_ADDR 0xfffffb0e1070#define RTCISR WORD_REF(RTCISR_ADDR)10711072#define RTCISR_SW 0x0001 /* Stopwatch timed out */1073#define RTCISR_MIN 0x0002 /* 1-minute interrupt has occurred */1074#define RTCISR_ALM 0x0004 /* Alarm interrupt has occurred */1075#define RTCISR_DAY 0x0008 /* 24-hour rollover interrupt has occurred */1076#define RTCISR_1HZ 0x0010 /* 1Hz interrupt has occurred */1077#define RTCISR_HR 0x0020 /* 1-hour interrupt has occurred */1078#define RTCISR_SAM0 0x0100 /* 4Hz / 4.6875Hz interrupt has occurred */1079#define RTCISR_SAM1 0x0200 /* 8Hz / 9.3750Hz interrupt has occurred */1080#define RTCISR_SAM2 0x0400 /* 16Hz / 18.7500Hz interrupt has occurred */1081#define RTCISR_SAM3 0x0800 /* 32Hz / 37.5000Hz interrupt has occurred */1082#define RTCISR_SAM4 0x1000 /* 64Hz / 75.0000Hz interrupt has occurred */1083#define RTCISR_SAM5 0x2000 /* 128Hz / 150.0000Hz interrupt has occurred */1084#define RTCISR_SAM6 0x4000 /* 256Hz / 300.0000Hz interrupt has occurred */1085#define RTCISR_SAM7 0x8000 /* 512Hz / 600.0000Hz interrupt has occurred */10861087/*1088* RTC Interrupt Enable Register1089*/1090#define RTCIENR_ADDR 0xfffffb101091#define RTCIENR WORD_REF(RTCIENR_ADDR)10921093#define RTCIENR_SW 0x0001 /* Stopwatch interrupt enable */1094#define RTCIENR_MIN 0x0002 /* 1-minute interrupt enable */1095#define RTCIENR_ALM 0x0004 /* Alarm interrupt enable */1096#define RTCIENR_DAY 0x0008 /* 24-hour rollover interrupt enable */1097#define RTCIENR_1HZ 0x0010 /* 1Hz interrupt enable */1098#define RTCIENR_HR 0x0020 /* 1-hour interrupt enable */1099#define RTCIENR_SAM0 0x0100 /* 4Hz / 4.6875Hz interrupt enable */1100#define RTCIENR_SAM1 0x0200 /* 8Hz / 9.3750Hz interrupt enable */1101#define RTCIENR_SAM2 0x0400 /* 16Hz / 18.7500Hz interrupt enable */1102#define RTCIENR_SAM3 0x0800 /* 32Hz / 37.5000Hz interrupt enable */1103#define RTCIENR_SAM4 0x1000 /* 64Hz / 75.0000Hz interrupt enable */1104#define RTCIENR_SAM5 0x2000 /* 128Hz / 150.0000Hz interrupt enable */1105#define RTCIENR_SAM6 0x4000 /* 256Hz / 300.0000Hz interrupt enable */1106#define RTCIENR_SAM7 0x8000 /* 512Hz / 600.0000Hz interrupt enable */11071108/*1109* Stopwatch Minutes Register1110*/1111#define STPWCH_ADDR 0xfffffb121112#define STPWCH WORD_REF(STPWCH)11131114#define STPWCH_CNT_MASK 0x003f /* Stopwatch countdown value */1115#define SPTWCH_CNT_SHIFT 011161117/*1118* RTC Day Count Register1119*/1120#define DAYR_ADDR 0xfffffb1a1121#define DAYR WORD_REF(DAYR_ADDR)11221123#define DAYR_DAYS_MASK 0x1ff /* Day Setting */1124#define DAYR_DAYS_SHIFT 011251126/*1127* RTC Day Alarm Register1128*/1129#define DAYALARM_ADDR 0xfffffb1c1130#define DAYALARM WORD_REF(DAYALARM_ADDR)11311132#define DAYALARM_DAYSAL_MASK 0x01ff /* Day Setting of the Alarm */1133#define DAYALARM_DAYSAL_SHIFT 011341135/**********1136*1137* 0xFFFFFCxx -- DRAM Controller1138*1139**********/11401141/*1142* DRAM Memory Configuration Register1143*/1144#define DRAMMC_ADDR 0xfffffc001145#define DRAMMC WORD_REF(DRAMMC_ADDR)11461147#define DRAMMC_ROW12_MASK 0xc000 /* Row address bit for MD12 */1148#define DRAMMC_ROW12_PA10 0x00001149#define DRAMMC_ROW12_PA21 0x40001150#define DRAMMC_ROW12_PA23 0x80001151#define DRAMMC_ROW0_MASK 0x3000 /* Row address bit for MD0 */1152#define DRAMMC_ROW0_PA11 0x00001153#define DRAMMC_ROW0_PA22 0x10001154#define DRAMMC_ROW0_PA23 0x20001155#define DRAMMC_ROW11 0x0800 /* Row address bit for MD11 PA20/PA22 */1156#define DRAMMC_ROW10 0x0400 /* Row address bit for MD10 PA19/PA21 */1157#define DRAMMC_ROW9 0x0200 /* Row address bit for MD9 PA9/PA19 */1158#define DRAMMC_ROW8 0x0100 /* Row address bit for MD8 PA10/PA20 */1159#define DRAMMC_COL10 0x0080 /* Col address bit for MD10 PA11/PA0 */1160#define DRAMMC_COL9 0x0040 /* Col address bit for MD9 PA10/PA0 */1161#define DRAMMC_COL8 0x0020 /* Col address bit for MD8 PA9/PA0 */1162#define DRAMMC_REF_MASK 0x001f /* Reresh Cycle */1163#define DRAMMC_REF_SHIFT 011641165/*1166* DRAM Control Register1167*/1168#define DRAMC_ADDR 0xfffffc021169#define DRAMC WORD_REF(DRAMC_ADDR)11701171#define DRAMC_DWE 0x0001 /* DRAM Write Enable */1172#define DRAMC_RST 0x0002 /* Reset Burst Refresh Enable */1173#define DRAMC_LPR 0x0004 /* Low-Power Refresh Enable */1174#define DRAMC_SLW 0x0008 /* Slow RAM */1175#define DRAMC_LSP 0x0010 /* Light Sleep */1176#define DRAMC_MSW 0x0020 /* Slow Multiplexing */1177#define DRAMC_WS_MASK 0x00c0 /* Wait-states */1178#define DRAMC_WS_SHIFT 61179#define DRAMC_PGSZ_MASK 0x0300 /* Page Size for fast page mode */1180#define DRAMC_PGSZ_SHIFT 81181#define DRAMC_PGSZ_256K 0x00001182#define DRAMC_PGSZ_512K 0x01001183#define DRAMC_PGSZ_1024K 0x02001184#define DRAMC_PGSZ_2048K 0x03001185#define DRAMC_EDO 0x0400 /* EDO DRAM */1186#define DRAMC_CLK 0x0800 /* Refresh Timer Clock source select */1187#define DRAMC_BC_MASK 0x3000 /* Page Access Clock Cycle (FP mode) */1188#define DRAMC_BC_SHIFT 121189#define DRAMC_RM 0x4000 /* Refresh Mode */1190#define DRAMC_EN 0x8000 /* DRAM Controller enable */119111921193/**********1194*1195* 0xFFFFFDxx -- In-Circuit Emulation (ICE)1196*1197**********/11981199/*1200* ICE Module Address Compare Register1201*/1202#define ICEMACR_ADDR 0xfffffd001203#define ICEMACR LONG_REF(ICEMACR_ADDR)12041205/*1206* ICE Module Address Mask Register1207*/1208#define ICEMAMR_ADDR 0xfffffd041209#define ICEMAMR LONG_REF(ICEMAMR_ADDR)12101211/*1212* ICE Module Control Compare Register1213*/1214#define ICEMCCR_ADDR 0xfffffd081215#define ICEMCCR WORD_REF(ICEMCCR_ADDR)12161217#define ICEMCCR_PD 0x0001 /* Program/Data Cycle Selection */1218#define ICEMCCR_RW 0x0002 /* Read/Write Cycle Selection */12191220/*1221* ICE Module Control Mask Register1222*/1223#define ICEMCMR_ADDR 0xfffffd0a1224#define ICEMCMR WORD_REF(ICEMCMR_ADDR)12251226#define ICEMCMR_PDM 0x0001 /* Program/Data Cycle Mask */1227#define ICEMCMR_RWM 0x0002 /* Read/Write Cycle Mask */12281229/*1230* ICE Module Control Register1231*/1232#define ICEMCR_ADDR 0xfffffd0c1233#define ICEMCR WORD_REF(ICEMCR_ADDR)12341235#define ICEMCR_CEN 0x0001 /* Compare Enable */1236#define ICEMCR_PBEN 0x0002 /* Program Break Enable */1237#define ICEMCR_SB 0x0004 /* Single Breakpoint */1238#define ICEMCR_HMDIS 0x0008 /* HardMap disable */1239#define ICEMCR_BBIEN 0x0010 /* Bus Break Interrupt Enable */12401241/*1242* ICE Module Status Register1243*/1244#define ICEMSR_ADDR 0xfffffd0e1245#define ICEMSR WORD_REF(ICEMSR_ADDR)12461247#define ICEMSR_EMUEN 0x0001 /* Emulation Enable */1248#define ICEMSR_BRKIRQ 0x0002 /* A-Line Vector Fetch Detected */1249#define ICEMSR_BBIRQ 0x0004 /* Bus Break Interrupt Detected */1250#define ICEMSR_EMIRQ 0x0008 /* EMUIRQ Falling Edge Detected */12511252#endif /* _MC68EZ328_H_ */125312541255