Path: blob/master/arch/m68k/include/asm/MC68VZ328.h
10820 views
1/* include/asm-m68knommu/MC68VZ328.h: 'VZ328 control registers2*3* Copyright (c) 2000-2001 Lineo Inc. <www.lineo.com>4* Copyright (c) 2000-2001 Lineo Canada Corp. <www.lineo.ca>5* Copyright (C) 1999 Vladimir Gurevich <[email protected]>6* Bare & Hare Software, Inc.7* Based on include/asm-m68knommu/MC68332.h8* Copyright (C) 1998 Kenneth Albanowski <[email protected]>,9* The Silver Hammer Group, Ltd.10*11* M68VZ328 fixes by Evan Stawnyczy <[email protected]>12* vz multiport fixes by Michael Leslie <[email protected]>13*/1415#ifndef _MC68VZ328_H_16#define _MC68VZ328_H_1718#define BYTE_REF(addr) (*((volatile unsigned char*)addr))19#define WORD_REF(addr) (*((volatile unsigned short*)addr))20#define LONG_REF(addr) (*((volatile unsigned long*)addr))2122#define PUT_FIELD(field, val) (((val) << field##_SHIFT) & field##_MASK)23#define GET_FIELD(reg, field) (((reg) & field##_MASK) >> field##_SHIFT)2425/**********26*27* 0xFFFFF0xx -- System Control28*29**********/3031/*32* System Control Register (SCR)33*/34#define SCR_ADDR 0xfffff00035#define SCR BYTE_REF(SCR_ADDR)3637#define SCR_WDTH8 0x01 /* 8-Bit Width Select */38#define SCR_DMAP 0x04 /* Double Map */39#define SCR_SO 0x08 /* Supervisor Only */40#define SCR_BETEN 0x10 /* Bus-Error Time-Out Enable */41#define SCR_PRV 0x20 /* Privilege Violation */42#define SCR_WPV 0x40 /* Write Protect Violation */43#define SCR_BETO 0x80 /* Bus-Error TimeOut */4445/*46* Silicon ID Register (Mask Revision Register (MRR) for '328 Compatibility)47*/48#define MRR_ADDR 0xfffff00449#define MRR LONG_REF(MRR_ADDR)5051/**********52*53* 0xFFFFF1xx -- Chip-Select logic54*55**********/5657/*58* Chip Select Group Base Registers59*/60#define CSGBA_ADDR 0xfffff10061#define CSGBB_ADDR 0xfffff1026263#define CSGBC_ADDR 0xfffff10464#define CSGBD_ADDR 0xfffff1066566#define CSGBA WORD_REF(CSGBA_ADDR)67#define CSGBB WORD_REF(CSGBB_ADDR)68#define CSGBC WORD_REF(CSGBC_ADDR)69#define CSGBD WORD_REF(CSGBD_ADDR)7071/*72* Chip Select Registers73*/74#define CSA_ADDR 0xfffff11075#define CSB_ADDR 0xfffff11276#define CSC_ADDR 0xfffff11477#define CSD_ADDR 0xfffff1167879#define CSA WORD_REF(CSA_ADDR)80#define CSB WORD_REF(CSB_ADDR)81#define CSC WORD_REF(CSC_ADDR)82#define CSD WORD_REF(CSD_ADDR)8384#define CSA_EN 0x0001 /* Chip-Select Enable */85#define CSA_SIZ_MASK 0x000e /* Chip-Select Size */86#define CSA_SIZ_SHIFT 187#define CSA_WS_MASK 0x0070 /* Wait State */88#define CSA_WS_SHIFT 489#define CSA_BSW 0x0080 /* Data Bus Width */90#define CSA_FLASH 0x0100 /* FLASH Memory Support */91#define CSA_RO 0x8000 /* Read-Only */9293#define CSB_EN 0x0001 /* Chip-Select Enable */94#define CSB_SIZ_MASK 0x000e /* Chip-Select Size */95#define CSB_SIZ_SHIFT 196#define CSB_WS_MASK 0x0070 /* Wait State */97#define CSB_WS_SHIFT 498#define CSB_BSW 0x0080 /* Data Bus Width */99#define CSB_FLASH 0x0100 /* FLASH Memory Support */100#define CSB_UPSIZ_MASK 0x1800 /* Unprotected memory block size */101#define CSB_UPSIZ_SHIFT 11102#define CSB_ROP 0x2000 /* Readonly if protected */103#define CSB_SOP 0x4000 /* Supervisor only if protected */104#define CSB_RO 0x8000 /* Read-Only */105106#define CSC_EN 0x0001 /* Chip-Select Enable */107#define CSC_SIZ_MASK 0x000e /* Chip-Select Size */108#define CSC_SIZ_SHIFT 1109#define CSC_WS_MASK 0x0070 /* Wait State */110#define CSC_WS_SHIFT 4111#define CSC_BSW 0x0080 /* Data Bus Width */112#define CSC_FLASH 0x0100 /* FLASH Memory Support */113#define CSC_UPSIZ_MASK 0x1800 /* Unprotected memory block size */114#define CSC_UPSIZ_SHIFT 11115#define CSC_ROP 0x2000 /* Readonly if protected */116#define CSC_SOP 0x4000 /* Supervisor only if protected */117#define CSC_RO 0x8000 /* Read-Only */118119#define CSD_EN 0x0001 /* Chip-Select Enable */120#define CSD_SIZ_MASK 0x000e /* Chip-Select Size */121#define CSD_SIZ_SHIFT 1122#define CSD_WS_MASK 0x0070 /* Wait State */123#define CSD_WS_SHIFT 4124#define CSD_BSW 0x0080 /* Data Bus Width */125#define CSD_FLASH 0x0100 /* FLASH Memory Support */126#define CSD_DRAM 0x0200 /* Dram Selection */127#define CSD_COMB 0x0400 /* Combining */128#define CSD_UPSIZ_MASK 0x1800 /* Unprotected memory block size */129#define CSD_UPSIZ_SHIFT 11130#define CSD_ROP 0x2000 /* Readonly if protected */131#define CSD_SOP 0x4000 /* Supervisor only if protected */132#define CSD_RO 0x8000 /* Read-Only */133134/*135* Emulation Chip-Select Register136*/137#define EMUCS_ADDR 0xfffff118138#define EMUCS WORD_REF(EMUCS_ADDR)139140#define EMUCS_WS_MASK 0x0070141#define EMUCS_WS_SHIFT 4142143/**********144*145* 0xFFFFF2xx -- Phase Locked Loop (PLL) & Power Control146*147**********/148149/*150* PLL Control Register151*/152#define PLLCR_ADDR 0xfffff200153#define PLLCR WORD_REF(PLLCR_ADDR)154155#define PLLCR_DISPLL 0x0008 /* Disable PLL */156#define PLLCR_CLKEN 0x0010 /* Clock (CLKO pin) enable */157#define PLLCR_PRESC 0x0020 /* VCO prescaler */158#define PLLCR_SYSCLK_SEL_MASK 0x0700 /* System Clock Selection */159#define PLLCR_SYSCLK_SEL_SHIFT 8160#define PLLCR_LCDCLK_SEL_MASK 0x3800 /* LCD Clock Selection */161#define PLLCR_LCDCLK_SEL_SHIFT 11162163/* '328-compatible definitions */164#define PLLCR_PIXCLK_SEL_MASK PLLCR_LCDCLK_SEL_MASK165#define PLLCR_PIXCLK_SEL_SHIFT PLLCR_LCDCLK_SEL_SHIFT166167/*168* PLL Frequency Select Register169*/170#define PLLFSR_ADDR 0xfffff202171#define PLLFSR WORD_REF(PLLFSR_ADDR)172173#define PLLFSR_PC_MASK 0x00ff /* P Count */174#define PLLFSR_PC_SHIFT 0175#define PLLFSR_QC_MASK 0x0f00 /* Q Count */176#define PLLFSR_QC_SHIFT 8177#define PLLFSR_PROT 0x4000 /* Protect P & Q */178#define PLLFSR_CLK32 0x8000 /* Clock 32 (kHz) */179180/*181* Power Control Register182*/183#define PCTRL_ADDR 0xfffff207184#define PCTRL BYTE_REF(PCTRL_ADDR)185186#define PCTRL_WIDTH_MASK 0x1f /* CPU Clock bursts width */187#define PCTRL_WIDTH_SHIFT 0188#define PCTRL_PCEN 0x80 /* Power Control Enable */189190/**********191*192* 0xFFFFF3xx -- Interrupt Controller193*194**********/195196/*197* Interrupt Vector Register198*/199#define IVR_ADDR 0xfffff300200#define IVR BYTE_REF(IVR_ADDR)201202#define IVR_VECTOR_MASK 0xF8203204/*205* Interrupt control Register206*/207#define ICR_ADDR 0xfffff302208#define ICR WORD_REF(ICR_ADDR)209210#define ICR_POL5 0x0080 /* Polarity Control for IRQ5 */211#define ICR_ET6 0x0100 /* Edge Trigger Select for IRQ6 */212#define ICR_ET3 0x0200 /* Edge Trigger Select for IRQ3 */213#define ICR_ET2 0x0400 /* Edge Trigger Select for IRQ2 */214#define ICR_ET1 0x0800 /* Edge Trigger Select for IRQ1 */215#define ICR_POL6 0x1000 /* Polarity Control for IRQ6 */216#define ICR_POL3 0x2000 /* Polarity Control for IRQ3 */217#define ICR_POL2 0x4000 /* Polarity Control for IRQ2 */218#define ICR_POL1 0x8000 /* Polarity Control for IRQ1 */219220/*221* Interrupt Mask Register222*/223#define IMR_ADDR 0xfffff304224#define IMR LONG_REF(IMR_ADDR)225226/*227* Define the names for bit positions first. This is useful for228* request_irq229*/230#define SPI2_IRQ_NUM 0 /* SPI 2 interrupt */231#define TMR_IRQ_NUM 1 /* Timer 1 interrupt */232#define UART1_IRQ_NUM 2 /* UART 1 interrupt */233#define WDT_IRQ_NUM 3 /* Watchdog Timer interrupt */234#define RTC_IRQ_NUM 4 /* RTC interrupt */235#define TMR2_IRQ_NUM 5 /* Timer 2 interrupt */236#define KB_IRQ_NUM 6 /* Keyboard Interrupt */237#define PWM1_IRQ_NUM 7 /* Pulse-Width Modulator 1 int. */238#define INT0_IRQ_NUM 8 /* External INT0 */239#define INT1_IRQ_NUM 9 /* External INT1 */240#define INT2_IRQ_NUM 10 /* External INT2 */241#define INT3_IRQ_NUM 11 /* External INT3 */242#define UART2_IRQ_NUM 12 /* UART 2 interrupt */243#define PWM2_IRQ_NUM 13 /* Pulse-Width Modulator 1 int. */244#define IRQ1_IRQ_NUM 16 /* IRQ1 */245#define IRQ2_IRQ_NUM 17 /* IRQ2 */246#define IRQ3_IRQ_NUM 18 /* IRQ3 */247#define IRQ6_IRQ_NUM 19 /* IRQ6 */248#define IRQ5_IRQ_NUM 20 /* IRQ5 */249#define SPI1_IRQ_NUM 21 /* SPI 1 interrupt */250#define SAM_IRQ_NUM 22 /* Sampling Timer for RTC */251#define EMIQ_IRQ_NUM 23 /* Emulator Interrupt */252253#define SPI_IRQ_NUM SPI2_IRQ_NUM254255/* '328-compatible definitions */256#define SPIM_IRQ_NUM SPI_IRQ_NUM257#define TMR1_IRQ_NUM TMR_IRQ_NUM258#define UART_IRQ_NUM UART1_IRQ_NUM259260/*261* Here go the bitmasks themselves262*/263#define IMR_MSPI (1 << SPI_IRQ_NUM) /* Mask SPI interrupt */264#define IMR_MTMR (1 << TMR_IRQ_NUM) /* Mask Timer interrupt */265#define IMR_MUART (1 << UART_IRQ_NUM) /* Mask UART interrupt */266#define IMR_MWDT (1 << WDT_IRQ_NUM) /* Mask Watchdog Timer interrupt */267#define IMR_MRTC (1 << RTC_IRQ_NUM) /* Mask RTC interrupt */268#define IMR_MKB (1 << KB_IRQ_NUM) /* Mask Keyboard Interrupt */269#define IMR_MPWM (1 << PWM_IRQ_NUM) /* Mask Pulse-Width Modulator int. */270#define IMR_MINT0 (1 << INT0_IRQ_NUM) /* Mask External INT0 */271#define IMR_MINT1 (1 << INT1_IRQ_NUM) /* Mask External INT1 */272#define IMR_MINT2 (1 << INT2_IRQ_NUM) /* Mask External INT2 */273#define IMR_MINT3 (1 << INT3_IRQ_NUM) /* Mask External INT3 */274#define IMR_MIRQ1 (1 << IRQ1_IRQ_NUM) /* Mask IRQ1 */275#define IMR_MIRQ2 (1 << IRQ2_IRQ_NUM) /* Mask IRQ2 */276#define IMR_MIRQ3 (1 << IRQ3_IRQ_NUM) /* Mask IRQ3 */277#define IMR_MIRQ6 (1 << IRQ6_IRQ_NUM) /* Mask IRQ6 */278#define IMR_MIRQ5 (1 << IRQ5_IRQ_NUM) /* Mask IRQ5 */279#define IMR_MSAM (1 << SAM_IRQ_NUM) /* Mask Sampling Timer for RTC */280#define IMR_MEMIQ (1 << EMIQ_IRQ_NUM) /* Mask Emulator Interrupt */281282/* '328-compatible definitions */283#define IMR_MSPIM IMR_MSPI284#define IMR_MTMR1 IMR_MTMR285286/*287* Interrupt Status Register288*/289#define ISR_ADDR 0xfffff30c290#define ISR LONG_REF(ISR_ADDR)291292#define ISR_SPI (1 << SPI_IRQ_NUM) /* SPI interrupt */293#define ISR_TMR (1 << TMR_IRQ_NUM) /* Timer interrupt */294#define ISR_UART (1 << UART_IRQ_NUM) /* UART interrupt */295#define ISR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */296#define ISR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */297#define ISR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */298#define ISR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator interrupt */299#define ISR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */300#define ISR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */301#define ISR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */302#define ISR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */303#define ISR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */304#define ISR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */305#define ISR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */306#define ISR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */307#define ISR_IRQ5 (1 << IRQ5_IRQ_NUM) /* IRQ5 */308#define ISR_SAM (1 << SAM_IRQ_NUM) /* Sampling Timer for RTC */309#define ISR_EMIQ (1 << EMIQ_IRQ_NUM) /* Emulator Interrupt */310311/* '328-compatible definitions */312#define ISR_SPIM ISR_SPI313#define ISR_TMR1 ISR_TMR314315/*316* Interrupt Pending Register317*/318#define IPR_ADDR 0xfffff30c319#define IPR LONG_REF(IPR_ADDR)320321#define IPR_SPI (1 << SPI_IRQ_NUM) /* SPI interrupt */322#define IPR_TMR (1 << TMR_IRQ_NUM) /* Timer interrupt */323#define IPR_UART (1 << UART_IRQ_NUM) /* UART interrupt */324#define IPR_WDT (1 << WDT_IRQ_NUM) /* Watchdog Timer interrupt */325#define IPR_RTC (1 << RTC_IRQ_NUM) /* RTC interrupt */326#define IPR_KB (1 << KB_IRQ_NUM) /* Keyboard Interrupt */327#define IPR_PWM (1 << PWM_IRQ_NUM) /* Pulse-Width Modulator interrupt */328#define IPR_INT0 (1 << INT0_IRQ_NUM) /* External INT0 */329#define IPR_INT1 (1 << INT1_IRQ_NUM) /* External INT1 */330#define IPR_INT2 (1 << INT2_IRQ_NUM) /* External INT2 */331#define IPR_INT3 (1 << INT3_IRQ_NUM) /* External INT3 */332#define IPR_IRQ1 (1 << IRQ1_IRQ_NUM) /* IRQ1 */333#define IPR_IRQ2 (1 << IRQ2_IRQ_NUM) /* IRQ2 */334#define IPR_IRQ3 (1 << IRQ3_IRQ_NUM) /* IRQ3 */335#define IPR_IRQ6 (1 << IRQ6_IRQ_NUM) /* IRQ6 */336#define IPR_IRQ5 (1 << IRQ5_IRQ_NUM) /* IRQ5 */337#define IPR_SAM (1 << SAM_IRQ_NUM) /* Sampling Timer for RTC */338#define IPR_EMIQ (1 << EMIQ_IRQ_NUM) /* Emulator Interrupt */339340/* '328-compatible definitions */341#define IPR_SPIM IPR_SPI342#define IPR_TMR1 IPR_TMR343344/**********345*346* 0xFFFFF4xx -- Parallel Ports347*348**********/349350/*351* Port A352*/353#define PADIR_ADDR 0xfffff400 /* Port A direction reg */354#define PADATA_ADDR 0xfffff401 /* Port A data register */355#define PAPUEN_ADDR 0xfffff402 /* Port A Pull-Up enable reg */356357#define PADIR BYTE_REF(PADIR_ADDR)358#define PADATA BYTE_REF(PADATA_ADDR)359#define PAPUEN BYTE_REF(PAPUEN_ADDR)360361#define PA(x) (1 << (x))362363/*364* Port B365*/366#define PBDIR_ADDR 0xfffff408 /* Port B direction reg */367#define PBDATA_ADDR 0xfffff409 /* Port B data register */368#define PBPUEN_ADDR 0xfffff40a /* Port B Pull-Up enable reg */369#define PBSEL_ADDR 0xfffff40b /* Port B Select Register */370371#define PBDIR BYTE_REF(PBDIR_ADDR)372#define PBDATA BYTE_REF(PBDATA_ADDR)373#define PBPUEN BYTE_REF(PBPUEN_ADDR)374#define PBSEL BYTE_REF(PBSEL_ADDR)375376#define PB(x) (1 << (x))377378#define PB_CSB0 0x01 /* Use CSB0 as PB[0] */379#define PB_CSB1 0x02 /* Use CSB1 as PB[1] */380#define PB_CSC0_RAS0 0x04 /* Use CSC0/RAS0 as PB[2] */381#define PB_CSC1_RAS1 0x08 /* Use CSC1/RAS1 as PB[3] */382#define PB_CSD0_CAS0 0x10 /* Use CSD0/CAS0 as PB[4] */383#define PB_CSD1_CAS1 0x20 /* Use CSD1/CAS1 as PB[5] */384#define PB_TIN_TOUT 0x40 /* Use TIN/TOUT as PB[6] */385#define PB_PWMO 0x80 /* Use PWMO as PB[7] */386387/*388* Port C389*/390#define PCDIR_ADDR 0xfffff410 /* Port C direction reg */391#define PCDATA_ADDR 0xfffff411 /* Port C data register */392#define PCPDEN_ADDR 0xfffff412 /* Port C Pull-Down enb. reg */393#define PCSEL_ADDR 0xfffff413 /* Port C Select Register */394395#define PCDIR BYTE_REF(PCDIR_ADDR)396#define PCDATA BYTE_REF(PCDATA_ADDR)397#define PCPDEN BYTE_REF(PCPDEN_ADDR)398#define PCSEL BYTE_REF(PCSEL_ADDR)399400#define PC(x) (1 << (x))401402#define PC_LD0 0x01 /* Use LD0 as PC[0] */403#define PC_LD1 0x02 /* Use LD1 as PC[1] */404#define PC_LD2 0x04 /* Use LD2 as PC[2] */405#define PC_LD3 0x08 /* Use LD3 as PC[3] */406#define PC_LFLM 0x10 /* Use LFLM as PC[4] */407#define PC_LLP 0x20 /* Use LLP as PC[5] */408#define PC_LCLK 0x40 /* Use LCLK as PC[6] */409#define PC_LACD 0x80 /* Use LACD as PC[7] */410411/*412* Port D413*/414#define PDDIR_ADDR 0xfffff418 /* Port D direction reg */415#define PDDATA_ADDR 0xfffff419 /* Port D data register */416#define PDPUEN_ADDR 0xfffff41a /* Port D Pull-Up enable reg */417#define PDSEL_ADDR 0xfffff41b /* Port D Select Register */418#define PDPOL_ADDR 0xfffff41c /* Port D Polarity Register */419#define PDIRQEN_ADDR 0xfffff41d /* Port D IRQ enable register */420#define PDKBEN_ADDR 0xfffff41e /* Port D Keyboard Enable reg */421#define PDIQEG_ADDR 0xfffff41f /* Port D IRQ Edge Register */422423#define PDDIR BYTE_REF(PDDIR_ADDR)424#define PDDATA BYTE_REF(PDDATA_ADDR)425#define PDPUEN BYTE_REF(PDPUEN_ADDR)426#define PDSEL BYTE_REF(PDSEL_ADDR)427#define PDPOL BYTE_REF(PDPOL_ADDR)428#define PDIRQEN BYTE_REF(PDIRQEN_ADDR)429#define PDKBEN BYTE_REF(PDKBEN_ADDR)430#define PDIQEG BYTE_REF(PDIQEG_ADDR)431432#define PD(x) (1 << (x))433434#define PD_INT0 0x01 /* Use INT0 as PD[0] */435#define PD_INT1 0x02 /* Use INT1 as PD[1] */436#define PD_INT2 0x04 /* Use INT2 as PD[2] */437#define PD_INT3 0x08 /* Use INT3 as PD[3] */438#define PD_IRQ1 0x10 /* Use IRQ1 as PD[4] */439#define PD_IRQ2 0x20 /* Use IRQ2 as PD[5] */440#define PD_IRQ3 0x40 /* Use IRQ3 as PD[6] */441#define PD_IRQ6 0x80 /* Use IRQ6 as PD[7] */442443/*444* Port E445*/446#define PEDIR_ADDR 0xfffff420 /* Port E direction reg */447#define PEDATA_ADDR 0xfffff421 /* Port E data register */448#define PEPUEN_ADDR 0xfffff422 /* Port E Pull-Up enable reg */449#define PESEL_ADDR 0xfffff423 /* Port E Select Register */450451#define PEDIR BYTE_REF(PEDIR_ADDR)452#define PEDATA BYTE_REF(PEDATA_ADDR)453#define PEPUEN BYTE_REF(PEPUEN_ADDR)454#define PESEL BYTE_REF(PESEL_ADDR)455456#define PE(x) (1 << (x))457458#define PE_SPMTXD 0x01 /* Use SPMTXD as PE[0] */459#define PE_SPMRXD 0x02 /* Use SPMRXD as PE[1] */460#define PE_SPMCLK 0x04 /* Use SPMCLK as PE[2] */461#define PE_DWE 0x08 /* Use DWE as PE[3] */462#define PE_RXD 0x10 /* Use RXD as PE[4] */463#define PE_TXD 0x20 /* Use TXD as PE[5] */464#define PE_RTS 0x40 /* Use RTS as PE[6] */465#define PE_CTS 0x80 /* Use CTS as PE[7] */466467/*468* Port F469*/470#define PFDIR_ADDR 0xfffff428 /* Port F direction reg */471#define PFDATA_ADDR 0xfffff429 /* Port F data register */472#define PFPUEN_ADDR 0xfffff42a /* Port F Pull-Up enable reg */473#define PFSEL_ADDR 0xfffff42b /* Port F Select Register */474475#define PFDIR BYTE_REF(PFDIR_ADDR)476#define PFDATA BYTE_REF(PFDATA_ADDR)477#define PFPUEN BYTE_REF(PFPUEN_ADDR)478#define PFSEL BYTE_REF(PFSEL_ADDR)479480#define PF(x) (1 << (x))481482#define PF_LCONTRAST 0x01 /* Use LCONTRAST as PF[0] */483#define PF_IRQ5 0x02 /* Use IRQ5 as PF[1] */484#define PF_CLKO 0x04 /* Use CLKO as PF[2] */485#define PF_A20 0x08 /* Use A20 as PF[3] */486#define PF_A21 0x10 /* Use A21 as PF[4] */487#define PF_A22 0x20 /* Use A22 as PF[5] */488#define PF_A23 0x40 /* Use A23 as PF[6] */489#define PF_CSA1 0x80 /* Use CSA1 as PF[7] */490491/*492* Port G493*/494#define PGDIR_ADDR 0xfffff430 /* Port G direction reg */495#define PGDATA_ADDR 0xfffff431 /* Port G data register */496#define PGPUEN_ADDR 0xfffff432 /* Port G Pull-Up enable reg */497#define PGSEL_ADDR 0xfffff433 /* Port G Select Register */498499#define PGDIR BYTE_REF(PGDIR_ADDR)500#define PGDATA BYTE_REF(PGDATA_ADDR)501#define PGPUEN BYTE_REF(PGPUEN_ADDR)502#define PGSEL BYTE_REF(PGSEL_ADDR)503504#define PG(x) (1 << (x))505506#define PG_BUSW_DTACK 0x01 /* Use BUSW/DTACK as PG[0] */507#define PG_A0 0x02 /* Use A0 as PG[1] */508#define PG_EMUIRQ 0x04 /* Use EMUIRQ as PG[2] */509#define PG_HIZ_P_D 0x08 /* Use HIZ/P/D as PG[3] */510#define PG_EMUCS 0x10 /* Use EMUCS as PG[4] */511#define PG_EMUBRK 0x20 /* Use EMUBRK as PG[5] */512513/*514* Port J515*/516#define PJDIR_ADDR 0xfffff438 /* Port J direction reg */517#define PJDATA_ADDR 0xfffff439 /* Port J data register */518#define PJPUEN_ADDR 0xfffff43A /* Port J Pull-Up enb. reg */519#define PJSEL_ADDR 0xfffff43B /* Port J Select Register */520521#define PJDIR BYTE_REF(PJDIR_ADDR)522#define PJDATA BYTE_REF(PJDATA_ADDR)523#define PJPUEN BYTE_REF(PJPUEN_ADDR)524#define PJSEL BYTE_REF(PJSEL_ADDR)525526#define PJ(x) (1 << (x))527528/*529* Port K530*/531#define PKDIR_ADDR 0xfffff440 /* Port K direction reg */532#define PKDATA_ADDR 0xfffff441 /* Port K data register */533#define PKPUEN_ADDR 0xfffff442 /* Port K Pull-Up enb. reg */534#define PKSEL_ADDR 0xfffff443 /* Port K Select Register */535536#define PKDIR BYTE_REF(PKDIR_ADDR)537#define PKDATA BYTE_REF(PKDATA_ADDR)538#define PKPUEN BYTE_REF(PKPUEN_ADDR)539#define PKSEL BYTE_REF(PKSEL_ADDR)540541#define PK(x) (1 << (x))542543#define PK_DATAREADY 0x01 /* Use ~DATA_READY as PK[0] */544#define PK_PWM2 0x01 /* Use PWM2 as PK[0] */545#define PK_R_W 0x02 /* Use R/W as PK[1] */546#define PK_LDS 0x04 /* Use /LDS as PK[2] */547#define PK_UDS 0x08 /* Use /UDS as PK[3] */548#define PK_LD4 0x10 /* Use LD4 as PK[4] */549#define PK_LD5 0x20 /* Use LD5 as PK[5] */550#define PK_LD6 0x40 /* Use LD6 as PK[6] */551#define PK_LD7 0x80 /* Use LD7 as PK[7] */552553#define PJDIR_ADDR 0xfffff438 /* Port J direction reg */554#define PJDATA_ADDR 0xfffff439 /* Port J data register */555#define PJPUEN_ADDR 0xfffff43A /* Port J Pull-Up enable reg */556#define PJSEL_ADDR 0xfffff43B /* Port J Select Register */557558#define PJDIR BYTE_REF(PJDIR_ADDR)559#define PJDATA BYTE_REF(PJDATA_ADDR)560#define PJPUEN BYTE_REF(PJPUEN_ADDR)561#define PJSEL BYTE_REF(PJSEL_ADDR)562563#define PJ(x) (1 << (x))564565#define PJ_MOSI 0x01 /* Use MOSI as PJ[0] */566#define PJ_MISO 0x02 /* Use MISO as PJ[1] */567#define PJ_SPICLK1 0x04 /* Use SPICLK1 as PJ[2] */568#define PJ_SS 0x08 /* Use SS as PJ[3] */569#define PJ_RXD2 0x10 /* Use RXD2 as PJ[4] */570#define PJ_TXD2 0x20 /* Use TXD2 as PJ[5] */571#define PJ_RTS2 0x40 /* Use RTS2 as PJ[5] */572#define PJ_CTS2 0x80 /* Use CTS2 as PJ[5] */573574/*575* Port M576*/577#define PMDIR_ADDR 0xfffff448 /* Port M direction reg */578#define PMDATA_ADDR 0xfffff449 /* Port M data register */579#define PMPUEN_ADDR 0xfffff44a /* Port M Pull-Up enable reg */580#define PMSEL_ADDR 0xfffff44b /* Port M Select Register */581582#define PMDIR BYTE_REF(PMDIR_ADDR)583#define PMDATA BYTE_REF(PMDATA_ADDR)584#define PMPUEN BYTE_REF(PMPUEN_ADDR)585#define PMSEL BYTE_REF(PMSEL_ADDR)586587#define PM(x) (1 << (x))588589#define PM_SDCLK 0x01 /* Use SDCLK as PM[0] */590#define PM_SDCE 0x02 /* Use SDCE as PM[1] */591#define PM_DQMH 0x04 /* Use DQMH as PM[2] */592#define PM_DQML 0x08 /* Use DQML as PM[3] */593#define PM_SDA10 0x10 /* Use SDA10 as PM[4] */594#define PM_DMOE 0x20 /* Use DMOE as PM[5] */595596/**********597*598* 0xFFFFF5xx -- Pulse-Width Modulator (PWM)599*600**********/601602/*603* PWM Control Register604*/605#define PWMC_ADDR 0xfffff500606#define PWMC WORD_REF(PWMC_ADDR)607608#define PWMC_CLKSEL_MASK 0x0003 /* Clock Selection */609#define PWMC_CLKSEL_SHIFT 0610#define PWMC_REPEAT_MASK 0x000c /* Sample Repeats */611#define PWMC_REPEAT_SHIFT 2612#define PWMC_EN 0x0010 /* Enable PWM */613#define PMNC_FIFOAV 0x0020 /* FIFO Available */614#define PWMC_IRQEN 0x0040 /* Interrupt Request Enable */615#define PWMC_IRQ 0x0080 /* Interrupt Request (FIFO empty) */616#define PWMC_PRESCALER_MASK 0x7f00 /* Incoming Clock prescaler */617#define PWMC_PRESCALER_SHIFT 8618#define PWMC_CLKSRC 0x8000 /* Clock Source Select */619620/* '328-compatible definitions */621#define PWMC_PWMEN PWMC_EN622623/*624* PWM Sample Register625*/626#define PWMS_ADDR 0xfffff502627#define PWMS WORD_REF(PWMS_ADDR)628629/*630* PWM Period Register631*/632#define PWMP_ADDR 0xfffff504633#define PWMP BYTE_REF(PWMP_ADDR)634635/*636* PWM Counter Register637*/638#define PWMCNT_ADDR 0xfffff505639#define PWMCNT BYTE_REF(PWMCNT_ADDR)640641/**********642*643* 0xFFFFF6xx -- General-Purpose Timer644*645**********/646647/*648* Timer Control register649*/650#define TCTL_ADDR 0xfffff600651#define TCTL WORD_REF(TCTL_ADDR)652653#define TCTL_TEN 0x0001 /* Timer Enable */654#define TCTL_CLKSOURCE_MASK 0x000e /* Clock Source: */655#define TCTL_CLKSOURCE_STOP 0x0000 /* Stop count (disabled) */656#define TCTL_CLKSOURCE_SYSCLK 0x0002 /* SYSCLK to prescaler */657#define TCTL_CLKSOURCE_SYSCLK_16 0x0004 /* SYSCLK/16 to prescaler */658#define TCTL_CLKSOURCE_TIN 0x0006 /* TIN to prescaler */659#define TCTL_CLKSOURCE_32KHZ 0x0008 /* 32kHz clock to prescaler */660#define TCTL_IRQEN 0x0010 /* IRQ Enable */661#define TCTL_OM 0x0020 /* Output Mode */662#define TCTL_CAP_MASK 0x00c0 /* Capture Edge: */663#define TCTL_CAP_RE 0x0040 /* Capture on rizing edge */664#define TCTL_CAP_FE 0x0080 /* Capture on falling edge */665#define TCTL_FRR 0x0010 /* Free-Run Mode */666667/* '328-compatible definitions */668#define TCTL1_ADDR TCTL_ADDR669#define TCTL1 TCTL670671/*672* Timer Prescaler Register673*/674#define TPRER_ADDR 0xfffff602675#define TPRER WORD_REF(TPRER_ADDR)676677/* '328-compatible definitions */678#define TPRER1_ADDR TPRER_ADDR679#define TPRER1 TPRER680681/*682* Timer Compare Register683*/684#define TCMP_ADDR 0xfffff604685#define TCMP WORD_REF(TCMP_ADDR)686687/* '328-compatible definitions */688#define TCMP1_ADDR TCMP_ADDR689#define TCMP1 TCMP690691/*692* Timer Capture register693*/694#define TCR_ADDR 0xfffff606695#define TCR WORD_REF(TCR_ADDR)696697/* '328-compatible definitions */698#define TCR1_ADDR TCR_ADDR699#define TCR1 TCR700701/*702* Timer Counter Register703*/704#define TCN_ADDR 0xfffff608705#define TCN WORD_REF(TCN_ADDR)706707/* '328-compatible definitions */708#define TCN1_ADDR TCN_ADDR709#define TCN1 TCN710711/*712* Timer Status Register713*/714#define TSTAT_ADDR 0xfffff60a715#define TSTAT WORD_REF(TSTAT_ADDR)716717#define TSTAT_COMP 0x0001 /* Compare Event occurred */718#define TSTAT_CAPT 0x0001 /* Capture Event occurred */719720/* '328-compatible definitions */721#define TSTAT1_ADDR TSTAT_ADDR722#define TSTAT1 TSTAT723724/**********725*726* 0xFFFFF8xx -- Serial Periferial Interface Master (SPIM)727*728**********/729730/*731* SPIM Data Register732*/733#define SPIMDATA_ADDR 0xfffff800734#define SPIMDATA WORD_REF(SPIMDATA_ADDR)735736/*737* SPIM Control/Status Register738*/739#define SPIMCONT_ADDR 0xfffff802740#define SPIMCONT WORD_REF(SPIMCONT_ADDR)741742#define SPIMCONT_BIT_COUNT_MASK 0x000f /* Transfer Length in Bytes */743#define SPIMCONT_BIT_COUNT_SHIFT 0744#define SPIMCONT_POL 0x0010 /* SPMCLK Signel Polarity */745#define SPIMCONT_PHA 0x0020 /* Clock/Data phase relationship */746#define SPIMCONT_IRQEN 0x0040 /* IRQ Enable */747#define SPIMCONT_IRQ 0x0080 /* Interrupt Request */748#define SPIMCONT_XCH 0x0100 /* Exchange */749#define SPIMCONT_ENABLE 0x0200 /* Enable SPIM */750#define SPIMCONT_DATA_RATE_MASK 0xe000 /* SPIM Data Rate */751#define SPIMCONT_DATA_RATE_SHIFT 13752753/* '328-compatible definitions */754#define SPIMCONT_SPIMIRQ SPIMCONT_IRQ755#define SPIMCONT_SPIMEN SPIMCONT_ENABLE756757/**********758*759* 0xFFFFF9xx -- UART760*761**********/762763/*764* UART Status/Control Register765*/766767#define USTCNT_ADDR 0xfffff900768#define USTCNT WORD_REF(USTCNT_ADDR)769770#define USTCNT_TXAE 0x0001 /* Transmitter Available Interrupt Enable */771#define USTCNT_TXHE 0x0002 /* Transmitter Half Empty Enable */772#define USTCNT_TXEE 0x0004 /* Transmitter Empty Interrupt Enable */773#define USTCNT_RXRE 0x0008 /* Receiver Ready Interrupt Enable */774#define USTCNT_RXHE 0x0010 /* Receiver Half-Full Interrupt Enable */775#define USTCNT_RXFE 0x0020 /* Receiver Full Interrupt Enable */776#define USTCNT_CTSD 0x0040 /* CTS Delta Interrupt Enable */777#define USTCNT_ODEN 0x0080 /* Old Data Interrupt Enable */778#define USTCNT_8_7 0x0100 /* Eight or seven-bit transmission */779#define USTCNT_STOP 0x0200 /* Stop bit transmission */780#define USTCNT_ODD 0x0400 /* Odd Parity */781#define USTCNT_PEN 0x0800 /* Parity Enable */782#define USTCNT_CLKM 0x1000 /* Clock Mode Select */783#define USTCNT_TXEN 0x2000 /* Transmitter Enable */784#define USTCNT_RXEN 0x4000 /* Receiver Enable */785#define USTCNT_UEN 0x8000 /* UART Enable */786787/* '328-compatible definitions */788#define USTCNT_TXAVAILEN USTCNT_TXAE789#define USTCNT_TXHALFEN USTCNT_TXHE790#define USTCNT_TXEMPTYEN USTCNT_TXEE791#define USTCNT_RXREADYEN USTCNT_RXRE792#define USTCNT_RXHALFEN USTCNT_RXHE793#define USTCNT_RXFULLEN USTCNT_RXFE794#define USTCNT_CTSDELTAEN USTCNT_CTSD795#define USTCNT_ODD_EVEN USTCNT_ODD796#define USTCNT_PARITYEN USTCNT_PEN797#define USTCNT_CLKMODE USTCNT_CLKM798#define USTCNT_UARTEN USTCNT_UEN799800/*801* UART Baud Control Register802*/803#define UBAUD_ADDR 0xfffff902804#define UBAUD WORD_REF(UBAUD_ADDR)805806#define UBAUD_PRESCALER_MASK 0x003f /* Actual divisor is 65 - PRESCALER */807#define UBAUD_PRESCALER_SHIFT 0808#define UBAUD_DIVIDE_MASK 0x0700 /* Baud Rate freq. divizor */809#define UBAUD_DIVIDE_SHIFT 8810#define UBAUD_BAUD_SRC 0x0800 /* Baud Rate Source */811#define UBAUD_UCLKDIR 0x2000 /* UCLK Direction */812813/*814* UART Receiver Register815*/816#define URX_ADDR 0xfffff904817#define URX WORD_REF(URX_ADDR)818819#define URX_RXDATA_ADDR 0xfffff905820#define URX_RXDATA BYTE_REF(URX_RXDATA_ADDR)821822#define URX_RXDATA_MASK 0x00ff /* Received data */823#define URX_RXDATA_SHIFT 0824#define URX_PARITY_ERROR 0x0100 /* Parity Error */825#define URX_BREAK 0x0200 /* Break Detected */826#define URX_FRAME_ERROR 0x0400 /* Framing Error */827#define URX_OVRUN 0x0800 /* Serial Overrun */828#define URX_OLD_DATA 0x1000 /* Old data in FIFO */829#define URX_DATA_READY 0x2000 /* Data Ready (FIFO not empty) */830#define URX_FIFO_HALF 0x4000 /* FIFO is Half-Full */831#define URX_FIFO_FULL 0x8000 /* FIFO is Full */832833/*834* UART Transmitter Register835*/836#define UTX_ADDR 0xfffff906837#define UTX WORD_REF(UTX_ADDR)838839#define UTX_TXDATA_ADDR 0xfffff907840#define UTX_TXDATA BYTE_REF(UTX_TXDATA_ADDR)841842#define UTX_TXDATA_MASK 0x00ff /* Data to be transmitted */843#define UTX_TXDATA_SHIFT 0844#define UTX_CTS_DELTA 0x0100 /* CTS changed */845#define UTX_CTS_STAT 0x0200 /* CTS State */846#define UTX_BUSY 0x0400 /* FIFO is busy, sending a character */847#define UTX_NOCTS 0x0800 /* Ignore CTS */848#define UTX_SEND_BREAK 0x1000 /* Send a BREAK */849#define UTX_TX_AVAIL 0x2000 /* Transmit FIFO has a slot available */850#define UTX_FIFO_HALF 0x4000 /* Transmit FIFO is half empty */851#define UTX_FIFO_EMPTY 0x8000 /* Transmit FIFO is empty */852853/* '328-compatible definitions */854#define UTX_CTS_STATUS UTX_CTS_STAT855#define UTX_IGNORE_CTS UTX_NOCTS856857/*858* UART Miscellaneous Register859*/860#define UMISC_ADDR 0xfffff908861#define UMISC WORD_REF(UMISC_ADDR)862863#define UMISC_TX_POL 0x0004 /* Transmit Polarity */864#define UMISC_RX_POL 0x0008 /* Receive Polarity */865#define UMISC_IRDA_LOOP 0x0010 /* IrDA Loopback Enable */866#define UMISC_IRDA_EN 0x0020 /* Infra-Red Enable */867#define UMISC_RTS 0x0040 /* Set RTS status */868#define UMISC_RTSCONT 0x0080 /* Choose RTS control */869#define UMISC_IR_TEST 0x0400 /* IRDA Test Enable */870#define UMISC_BAUD_RESET 0x0800 /* Reset Baud Rate Generation Counters */871#define UMISC_LOOP 0x1000 /* Serial Loopback Enable */872#define UMISC_FORCE_PERR 0x2000 /* Force Parity Error */873#define UMISC_CLKSRC 0x4000 /* Clock Source */874#define UMISC_BAUD_TEST 0x8000 /* Enable Baud Test Mode */875876/*877* UART Non-integer Prescaler Register878*/879#define NIPR_ADDR 0xfffff90a880#define NIPR WORD_REF(NIPR_ADDR)881882#define NIPR_STEP_VALUE_MASK 0x00ff /* NI prescaler step value */883#define NIPR_STEP_VALUE_SHIFT 0884#define NIPR_SELECT_MASK 0x0700 /* Tap Selection */885#define NIPR_SELECT_SHIFT 8886#define NIPR_PRE_SEL 0x8000 /* Non-integer prescaler select */887888889/* generalization of uart control registers to support multiple ports: */890typedef struct {891volatile unsigned short int ustcnt;892volatile unsigned short int ubaud;893union {894volatile unsigned short int w;895struct {896volatile unsigned char status;897volatile unsigned char rxdata;898} b;899} urx;900union {901volatile unsigned short int w;902struct {903volatile unsigned char status;904volatile unsigned char txdata;905} b;906} utx;907volatile unsigned short int umisc;908volatile unsigned short int nipr;909volatile unsigned short int hmark;910volatile unsigned short int unused;911} __attribute__((packed)) m68328_uart;912913914915916/**********917*918* 0xFFFFFAxx -- LCD Controller919*920**********/921922/*923* LCD Screen Starting Address Register924*/925#define LSSA_ADDR 0xfffffa00926#define LSSA LONG_REF(LSSA_ADDR)927928#define LSSA_SSA_MASK 0x1ffffffe /* Bits 0 and 29-31 are reserved */929930/*931* LCD Virtual Page Width Register932*/933#define LVPW_ADDR 0xfffffa05934#define LVPW BYTE_REF(LVPW_ADDR)935936/*937* LCD Screen Width Register (not compatible with '328 !!!)938*/939#define LXMAX_ADDR 0xfffffa08940#define LXMAX WORD_REF(LXMAX_ADDR)941942#define LXMAX_XM_MASK 0x02f0 /* Bits 0-3 and 10-15 are reserved */943944/*945* LCD Screen Height Register946*/947#define LYMAX_ADDR 0xfffffa0a948#define LYMAX WORD_REF(LYMAX_ADDR)949950#define LYMAX_YM_MASK 0x01ff /* Bits 9-15 are reserved */951952/*953* LCD Cursor X Position Register954*/955#define LCXP_ADDR 0xfffffa18956#define LCXP WORD_REF(LCXP_ADDR)957958#define LCXP_CC_MASK 0xc000 /* Cursor Control */959#define LCXP_CC_TRAMSPARENT 0x0000960#define LCXP_CC_BLACK 0x4000961#define LCXP_CC_REVERSED 0x8000962#define LCXP_CC_WHITE 0xc000963#define LCXP_CXP_MASK 0x02ff /* Cursor X position */964965/*966* LCD Cursor Y Position Register967*/968#define LCYP_ADDR 0xfffffa1a969#define LCYP WORD_REF(LCYP_ADDR)970971#define LCYP_CYP_MASK 0x01ff /* Cursor Y Position */972973/*974* LCD Cursor Width and Heigth Register975*/976#define LCWCH_ADDR 0xfffffa1c977#define LCWCH WORD_REF(LCWCH_ADDR)978979#define LCWCH_CH_MASK 0x001f /* Cursor Height */980#define LCWCH_CH_SHIFT 0981#define LCWCH_CW_MASK 0x1f00 /* Cursor Width */982#define LCWCH_CW_SHIFT 8983984/*985* LCD Blink Control Register986*/987#define LBLKC_ADDR 0xfffffa1f988#define LBLKC BYTE_REF(LBLKC_ADDR)989990#define LBLKC_BD_MASK 0x7f /* Blink Divisor */991#define LBLKC_BD_SHIFT 0992#define LBLKC_BKEN 0x80 /* Blink Enabled */993994/*995* LCD Panel Interface Configuration Register996*/997#define LPICF_ADDR 0xfffffa20998#define LPICF BYTE_REF(LPICF_ADDR)9991000#define LPICF_GS_MASK 0x03 /* Gray-Scale Mode */1001#define LPICF_GS_BW 0x001002#define LPICF_GS_GRAY_4 0x011003#define LPICF_GS_GRAY_16 0x021004#define LPICF_PBSIZ_MASK 0x0c /* Panel Bus Width */1005#define LPICF_PBSIZ_1 0x001006#define LPICF_PBSIZ_2 0x041007#define LPICF_PBSIZ_4 0x0810081009/*1010* LCD Polarity Configuration Register1011*/1012#define LPOLCF_ADDR 0xfffffa211013#define LPOLCF BYTE_REF(LPOLCF_ADDR)10141015#define LPOLCF_PIXPOL 0x01 /* Pixel Polarity */1016#define LPOLCF_LPPOL 0x02 /* Line Pulse Polarity */1017#define LPOLCF_FLMPOL 0x04 /* Frame Marker Polarity */1018#define LPOLCF_LCKPOL 0x08 /* LCD Shift Lock Polarity */10191020/*1021* LACD (LCD Alternate Crystal Direction) Rate Control Register1022*/1023#define LACDRC_ADDR 0xfffffa231024#define LACDRC BYTE_REF(LACDRC_ADDR)10251026#define LACDRC_ACDSLT 0x80 /* Signal Source Select */1027#define LACDRC_ACD_MASK 0x0f /* Alternate Crystal Direction Control */1028#define LACDRC_ACD_SHIFT 010291030/*1031* LCD Pixel Clock Divider Register1032*/1033#define LPXCD_ADDR 0xfffffa251034#define LPXCD BYTE_REF(LPXCD_ADDR)10351036#define LPXCD_PCD_MASK 0x3f /* Pixel Clock Divider */1037#define LPXCD_PCD_SHIFT 010381039/*1040* LCD Clocking Control Register1041*/1042#define LCKCON_ADDR 0xfffffa271043#define LCKCON BYTE_REF(LCKCON_ADDR)10441045#define LCKCON_DWS_MASK 0x0f /* Display Wait-State */1046#define LCKCON_DWS_SHIFT 01047#define LCKCON_DWIDTH 0x40 /* Display Memory Width */1048#define LCKCON_LCDON 0x80 /* Enable LCD Controller */10491050/* '328-compatible definitions */1051#define LCKCON_DW_MASK LCKCON_DWS_MASK1052#define LCKCON_DW_SHIFT LCKCON_DWS_SHIFT10531054/*1055* LCD Refresh Rate Adjustment Register1056*/1057#define LRRA_ADDR 0xfffffa291058#define LRRA BYTE_REF(LRRA_ADDR)10591060/*1061* LCD Panning Offset Register1062*/1063#define LPOSR_ADDR 0xfffffa2d1064#define LPOSR BYTE_REF(LPOSR_ADDR)10651066#define LPOSR_POS_MASK 0x0f /* Pixel Offset Code */1067#define LPOSR_POS_SHIFT 010681069/*1070* LCD Frame Rate Control Modulation Register1071*/1072#define LFRCM_ADDR 0xfffffa311073#define LFRCM BYTE_REF(LFRCM_ADDR)10741075#define LFRCM_YMOD_MASK 0x0f /* Vertical Modulation */1076#define LFRCM_YMOD_SHIFT 01077#define LFRCM_XMOD_MASK 0xf0 /* Horizontal Modulation */1078#define LFRCM_XMOD_SHIFT 410791080/*1081* LCD Gray Palette Mapping Register1082*/1083#define LGPMR_ADDR 0xfffffa331084#define LGPMR BYTE_REF(LGPMR_ADDR)10851086#define LGPMR_G1_MASK 0x0f1087#define LGPMR_G1_SHIFT 01088#define LGPMR_G2_MASK 0xf01089#define LGPMR_G2_SHIFT 410901091/*1092* PWM Contrast Control Register1093*/1094#define PWMR_ADDR 0xfffffa361095#define PWMR WORD_REF(PWMR_ADDR)10961097#define PWMR_PW_MASK 0x00ff /* Pulse Width */1098#define PWMR_PW_SHIFT 01099#define PWMR_CCPEN 0x0100 /* Contrast Control Enable */1100#define PWMR_SRC_MASK 0x0600 /* Input Clock Source */1101#define PWMR_SRC_LINE 0x0000 /* Line Pulse */1102#define PWMR_SRC_PIXEL 0x0200 /* Pixel Clock */1103#define PWMR_SRC_LCD 0x4000 /* LCD clock */11041105/**********1106*1107* 0xFFFFFBxx -- Real-Time Clock (RTC)1108*1109**********/11101111/*1112* RTC Hours Minutes and Seconds Register1113*/1114#define RTCTIME_ADDR 0xfffffb001115#define RTCTIME LONG_REF(RTCTIME_ADDR)11161117#define RTCTIME_SECONDS_MASK 0x0000003f /* Seconds */1118#define RTCTIME_SECONDS_SHIFT 01119#define RTCTIME_MINUTES_MASK 0x003f0000 /* Minutes */1120#define RTCTIME_MINUTES_SHIFT 161121#define RTCTIME_HOURS_MASK 0x1f000000 /* Hours */1122#define RTCTIME_HOURS_SHIFT 2411231124/*1125* RTC Alarm Register1126*/1127#define RTCALRM_ADDR 0xfffffb041128#define RTCALRM LONG_REF(RTCALRM_ADDR)11291130#define RTCALRM_SECONDS_MASK 0x0000003f /* Seconds */1131#define RTCALRM_SECONDS_SHIFT 01132#define RTCALRM_MINUTES_MASK 0x003f0000 /* Minutes */1133#define RTCALRM_MINUTES_SHIFT 161134#define RTCALRM_HOURS_MASK 0x1f000000 /* Hours */1135#define RTCALRM_HOURS_SHIFT 2411361137/*1138* Watchdog Timer Register1139*/1140#define WATCHDOG_ADDR 0xfffffb0a1141#define WATCHDOG WORD_REF(WATCHDOG_ADDR)11421143#define WATCHDOG_EN 0x0001 /* Watchdog Enabled */1144#define WATCHDOG_ISEL 0x0002 /* Select the watchdog interrupt */1145#define WATCHDOG_INTF 0x0080 /* Watchdog interrupt occurred */1146#define WATCHDOG_CNT_MASK 0x0300 /* Watchdog Counter */1147#define WATCHDOG_CNT_SHIFT 811481149/*1150* RTC Control Register1151*/1152#define RTCCTL_ADDR 0xfffffb0c1153#define RTCCTL WORD_REF(RTCCTL_ADDR)11541155#define RTCCTL_XTL 0x0020 /* Crystal Selection */1156#define RTCCTL_EN 0x0080 /* RTC Enable */11571158/* '328-compatible definitions */1159#define RTCCTL_384 RTCCTL_XTL1160#define RTCCTL_ENABLE RTCCTL_EN11611162/*1163* RTC Interrupt Status Register1164*/1165#define RTCISR_ADDR 0xfffffb0e1166#define RTCISR WORD_REF(RTCISR_ADDR)11671168#define RTCISR_SW 0x0001 /* Stopwatch timed out */1169#define RTCISR_MIN 0x0002 /* 1-minute interrupt has occurred */1170#define RTCISR_ALM 0x0004 /* Alarm interrupt has occurred */1171#define RTCISR_DAY 0x0008 /* 24-hour rollover interrupt has occurred */1172#define RTCISR_1HZ 0x0010 /* 1Hz interrupt has occurred */1173#define RTCISR_HR 0x0020 /* 1-hour interrupt has occurred */1174#define RTCISR_SAM0 0x0100 /* 4Hz / 4.6875Hz interrupt has occurred */1175#define RTCISR_SAM1 0x0200 /* 8Hz / 9.3750Hz interrupt has occurred */1176#define RTCISR_SAM2 0x0400 /* 16Hz / 18.7500Hz interrupt has occurred */1177#define RTCISR_SAM3 0x0800 /* 32Hz / 37.5000Hz interrupt has occurred */1178#define RTCISR_SAM4 0x1000 /* 64Hz / 75.0000Hz interrupt has occurred */1179#define RTCISR_SAM5 0x2000 /* 128Hz / 150.0000Hz interrupt has occurred */1180#define RTCISR_SAM6 0x4000 /* 256Hz / 300.0000Hz interrupt has occurred */1181#define RTCISR_SAM7 0x8000 /* 512Hz / 600.0000Hz interrupt has occurred */11821183/*1184* RTC Interrupt Enable Register1185*/1186#define RTCIENR_ADDR 0xfffffb101187#define RTCIENR WORD_REF(RTCIENR_ADDR)11881189#define RTCIENR_SW 0x0001 /* Stopwatch interrupt enable */1190#define RTCIENR_MIN 0x0002 /* 1-minute interrupt enable */1191#define RTCIENR_ALM 0x0004 /* Alarm interrupt enable */1192#define RTCIENR_DAY 0x0008 /* 24-hour rollover interrupt enable */1193#define RTCIENR_1HZ 0x0010 /* 1Hz interrupt enable */1194#define RTCIENR_HR 0x0020 /* 1-hour interrupt enable */1195#define RTCIENR_SAM0 0x0100 /* 4Hz / 4.6875Hz interrupt enable */1196#define RTCIENR_SAM1 0x0200 /* 8Hz / 9.3750Hz interrupt enable */1197#define RTCIENR_SAM2 0x0400 /* 16Hz / 18.7500Hz interrupt enable */1198#define RTCIENR_SAM3 0x0800 /* 32Hz / 37.5000Hz interrupt enable */1199#define RTCIENR_SAM4 0x1000 /* 64Hz / 75.0000Hz interrupt enable */1200#define RTCIENR_SAM5 0x2000 /* 128Hz / 150.0000Hz interrupt enable */1201#define RTCIENR_SAM6 0x4000 /* 256Hz / 300.0000Hz interrupt enable */1202#define RTCIENR_SAM7 0x8000 /* 512Hz / 600.0000Hz interrupt enable */12031204/*1205* Stopwatch Minutes Register1206*/1207#define STPWCH_ADDR 0xfffffb121208#define STPWCH WORD_REF(STPWCH_ADDR)12091210#define STPWCH_CNT_MASK 0x003f /* Stopwatch countdown value */1211#define SPTWCH_CNT_SHIFT 012121213/*1214* RTC Day Count Register1215*/1216#define DAYR_ADDR 0xfffffb1a1217#define DAYR WORD_REF(DAYR_ADDR)12181219#define DAYR_DAYS_MASK 0x1ff /* Day Setting */1220#define DAYR_DAYS_SHIFT 012211222/*1223* RTC Day Alarm Register1224*/1225#define DAYALARM_ADDR 0xfffffb1c1226#define DAYALARM WORD_REF(DAYALARM_ADDR)12271228#define DAYALARM_DAYSAL_MASK 0x01ff /* Day Setting of the Alarm */1229#define DAYALARM_DAYSAL_SHIFT 012301231/**********1232*1233* 0xFFFFFCxx -- DRAM Controller1234*1235**********/12361237/*1238* DRAM Memory Configuration Register1239*/1240#define DRAMMC_ADDR 0xfffffc001241#define DRAMMC WORD_REF(DRAMMC_ADDR)12421243#define DRAMMC_ROW12_MASK 0xc000 /* Row address bit for MD12 */1244#define DRAMMC_ROW12_PA10 0x00001245#define DRAMMC_ROW12_PA21 0x40001246#define DRAMMC_ROW12_PA23 0x80001247#define DRAMMC_ROW0_MASK 0x3000 /* Row address bit for MD0 */1248#define DRAMMC_ROW0_PA11 0x00001249#define DRAMMC_ROW0_PA22 0x10001250#define DRAMMC_ROW0_PA23 0x20001251#define DRAMMC_ROW11 0x0800 /* Row address bit for MD11 PA20/PA22 */1252#define DRAMMC_ROW10 0x0400 /* Row address bit for MD10 PA19/PA21 */1253#define DRAMMC_ROW9 0x0200 /* Row address bit for MD9 PA9/PA19 */1254#define DRAMMC_ROW8 0x0100 /* Row address bit for MD8 PA10/PA20 */1255#define DRAMMC_COL10 0x0080 /* Col address bit for MD10 PA11/PA0 */1256#define DRAMMC_COL9 0x0040 /* Col address bit for MD9 PA10/PA0 */1257#define DRAMMC_COL8 0x0020 /* Col address bit for MD8 PA9/PA0 */1258#define DRAMMC_REF_MASK 0x001f /* Reresh Cycle */1259#define DRAMMC_REF_SHIFT 012601261/*1262* DRAM Control Register1263*/1264#define DRAMC_ADDR 0xfffffc021265#define DRAMC WORD_REF(DRAMC_ADDR)12661267#define DRAMC_DWE 0x0001 /* DRAM Write Enable */1268#define DRAMC_RST 0x0002 /* Reset Burst Refresh Enable */1269#define DRAMC_LPR 0x0004 /* Low-Power Refresh Enable */1270#define DRAMC_SLW 0x0008 /* Slow RAM */1271#define DRAMC_LSP 0x0010 /* Light Sleep */1272#define DRAMC_MSW 0x0020 /* Slow Multiplexing */1273#define DRAMC_WS_MASK 0x00c0 /* Wait-states */1274#define DRAMC_WS_SHIFT 61275#define DRAMC_PGSZ_MASK 0x0300 /* Page Size for fast page mode */1276#define DRAMC_PGSZ_SHIFT 81277#define DRAMC_PGSZ_256K 0x00001278#define DRAMC_PGSZ_512K 0x01001279#define DRAMC_PGSZ_1024K 0x02001280#define DRAMC_PGSZ_2048K 0x03001281#define DRAMC_EDO 0x0400 /* EDO DRAM */1282#define DRAMC_CLK 0x0800 /* Refresh Timer Clock source select */1283#define DRAMC_BC_MASK 0x3000 /* Page Access Clock Cycle (FP mode) */1284#define DRAMC_BC_SHIFT 121285#define DRAMC_RM 0x4000 /* Refresh Mode */1286#define DRAMC_EN 0x8000 /* DRAM Controller enable */128712881289/**********1290*1291* 0xFFFFFDxx -- In-Circuit Emulation (ICE)1292*1293**********/12941295/*1296* ICE Module Address Compare Register1297*/1298#define ICEMACR_ADDR 0xfffffd001299#define ICEMACR LONG_REF(ICEMACR_ADDR)13001301/*1302* ICE Module Address Mask Register1303*/1304#define ICEMAMR_ADDR 0xfffffd041305#define ICEMAMR LONG_REF(ICEMAMR_ADDR)13061307/*1308* ICE Module Control Compare Register1309*/1310#define ICEMCCR_ADDR 0xfffffd081311#define ICEMCCR WORD_REF(ICEMCCR_ADDR)13121313#define ICEMCCR_PD 0x0001 /* Program/Data Cycle Selection */1314#define ICEMCCR_RW 0x0002 /* Read/Write Cycle Selection */13151316/*1317* ICE Module Control Mask Register1318*/1319#define ICEMCMR_ADDR 0xfffffd0a1320#define ICEMCMR WORD_REF(ICEMCMR_ADDR)13211322#define ICEMCMR_PDM 0x0001 /* Program/Data Cycle Mask */1323#define ICEMCMR_RWM 0x0002 /* Read/Write Cycle Mask */13241325/*1326* ICE Module Control Register1327*/1328#define ICEMCR_ADDR 0xfffffd0c1329#define ICEMCR WORD_REF(ICEMCR_ADDR)13301331#define ICEMCR_CEN 0x0001 /* Compare Enable */1332#define ICEMCR_PBEN 0x0002 /* Program Break Enable */1333#define ICEMCR_SB 0x0004 /* Single Breakpoint */1334#define ICEMCR_HMDIS 0x0008 /* HardMap disable */1335#define ICEMCR_BBIEN 0x0010 /* Bus Break Interrupt Enable */13361337/*1338* ICE Module Status Register1339*/1340#define ICEMSR_ADDR 0xfffffd0e1341#define ICEMSR WORD_REF(ICEMSR_ADDR)13421343#define ICEMSR_EMUEN 0x0001 /* Emulation Enable */1344#define ICEMSR_BRKIRQ 0x0002 /* A-Line Vector Fetch Detected */1345#define ICEMSR_BBIRQ 0x0004 /* Bus Break Interrupt Detected */1346#define ICEMSR_EMIRQ 0x0008 /* EMUIRQ Falling Edge Detected */13471348#endif /* _MC68VZ328_H_ */134913501351