Path: blob/master/arch/mips/alchemy/devboards/pb1500/board_setup.c
10820 views
/*1* Copyright 2000, 2008 MontaVista Software Inc.2* Author: MontaVista Software, Inc. <[email protected]>3*4* This program is free software; you can redistribute it and/or modify it5* under the terms of the GNU General Public License as published by the6* Free Software Foundation; either version 2 of the License, or (at your7* option) any later version.8*9* THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED10* WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF11* MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN12* NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,13* INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT14* NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF15* USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON16* ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT17* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF18* THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.19*20* You should have received a copy of the GNU General Public License along21* with this program; if not, write to the Free Software Foundation, Inc.,22* 675 Mass Ave, Cambridge, MA 02139, USA.23*/2425#include <linux/delay.h>26#include <linux/gpio.h>27#include <linux/init.h>28#include <linux/interrupt.h>2930#include <asm/mach-au1x00/au1000.h>31#include <asm/mach-db1x00/bcsr.h>3233#include <prom.h>343536char irq_tab_alchemy[][5] __initdata = {37[12] = { -1, AU1500_PCI_INTA, 0xff, 0xff, 0xff }, /* IDSEL 12 - HPT370 */38[13] = { -1, AU1500_PCI_INTA, AU1500_PCI_INTB, AU1500_PCI_INTC, AU1500_PCI_INTD }, /* IDSEL 13 - PCI slot */39};404142const char *get_system_type(void)43{44return "Alchemy Pb1500";45}4647void __init board_setup(void)48{49u32 pin_func;50u32 sys_freqctrl, sys_clksrc;5152bcsr_init(DB1000_BCSR_PHYS_ADDR,53DB1000_BCSR_PHYS_ADDR + DB1000_BCSR_HEXLED_OFS);5455sys_clksrc = sys_freqctrl = pin_func = 0;56/* Set AUX clock to 12 MHz * 8 = 96 MHz */57au_writel(8, SYS_AUXPLL);58alchemy_gpio1_input_enable();59udelay(100);6061/* GPIO201 is input for PCMCIA card detect */62/* GPIO203 is input for PCMCIA interrupt request */63alchemy_gpio_direction_input(201);64alchemy_gpio_direction_input(203);6566#if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)6768/* Zero and disable FREQ2 */69sys_freqctrl = au_readl(SYS_FREQCTRL0);70sys_freqctrl &= ~0xFFF00000;71au_writel(sys_freqctrl, SYS_FREQCTRL0);7273/* zero and disable USBH/USBD clocks */74sys_clksrc = au_readl(SYS_CLKSRC);75sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |76SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);77au_writel(sys_clksrc, SYS_CLKSRC);7879sys_freqctrl = au_readl(SYS_FREQCTRL0);80sys_freqctrl &= ~0xFFF00000;8182sys_clksrc = au_readl(SYS_CLKSRC);83sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |84SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);8586/* FREQ2 = aux/2 = 48 MHz */87sys_freqctrl |= (0 << SYS_FC_FRDIV2_BIT) | SYS_FC_FE2 | SYS_FC_FS2;88au_writel(sys_freqctrl, SYS_FREQCTRL0);8990/*91* Route 48MHz FREQ2 into USB Host and/or Device92*/93sys_clksrc |= SYS_CS_MUX_FQ2 << SYS_CS_MUH_BIT;94au_writel(sys_clksrc, SYS_CLKSRC);9596pin_func = au_readl(SYS_PINFUNC) & ~SYS_PF_USB;97/* 2nd USB port is USB host */98pin_func |= SYS_PF_USB;99au_writel(pin_func, SYS_PINFUNC);100#endif /* defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE) */101102#ifdef CONFIG_PCI103/* Setup PCI bus controller */104au_writel(0, Au1500_PCI_CMEM);105au_writel(0x00003fff, Au1500_CFG_BASE);106#if defined(__MIPSEB__)107au_writel(0xf | (2 << 6) | (1 << 4), Au1500_PCI_CFG);108#else109au_writel(0xf, Au1500_PCI_CFG);110#endif111au_writel(0xf0000000, Au1500_PCI_MWMASK_DEV);112au_writel(0, Au1500_PCI_MWBASE_REV_CCL);113au_writel(0x02a00356, Au1500_PCI_STATCMD);114au_writel(0x00003c04, Au1500_PCI_HDRTYPE);115au_writel(0x00000008, Au1500_PCI_MBAR);116au_sync();117#endif118119/* Enable sys bus clock divider when IDLE state or no bus activity. */120au_writel(au_readl(SYS_POWERCTRL) | (0x3 << 5), SYS_POWERCTRL);121122/* Enable the RTC if not already enabled */123if (!(au_readl(0xac000028) & 0x20)) {124printk(KERN_INFO "enabling clock ...\n");125au_writel((au_readl(0xac000028) | 0x20), 0xac000028);126}127/* Put the clock in BCD mode */128if (au_readl(0xac00002c) & 0x4) { /* reg B */129au_writel(au_readl(0xac00002c) & ~0x4, 0xac00002c);130au_sync();131}132}133134static int __init pb1500_init_irq(void)135{136irq_set_irq_type(AU1500_GPIO9_INT, IRQF_TRIGGER_LOW); /* CD0# */137irq_set_irq_type(AU1500_GPIO10_INT, IRQF_TRIGGER_LOW); /* CARD0 */138irq_set_irq_type(AU1500_GPIO11_INT, IRQF_TRIGGER_LOW); /* STSCHG0# */139irq_set_irq_type(AU1500_GPIO204_INT, IRQF_TRIGGER_HIGH);140irq_set_irq_type(AU1500_GPIO201_INT, IRQF_TRIGGER_LOW);141irq_set_irq_type(AU1500_GPIO202_INT, IRQF_TRIGGER_LOW);142irq_set_irq_type(AU1500_GPIO203_INT, IRQF_TRIGGER_LOW);143irq_set_irq_type(AU1500_GPIO205_INT, IRQF_TRIGGER_LOW);144145return 0;146}147arch_initcall(pb1500_init_irq);148149150