Path: blob/master/arch/mips/include/asm/cevt-r4k.h
17531 views
/*1* This file is subject to the terms and conditions of the GNU General Public2* License. See the file "COPYING" in the main directory of this archive3* for more details.4*5* Copyright (C) 2008 Kevin D. Kissell6*/78/*9* Definitions used for common event timer implementation10* for MIPS 4K-type processors and their MIPS MT variants.11* Avoids unsightly extern declarations in C files.12*/13#ifndef __ASM_CEVT_R4K_H14#define __ASM_CEVT_R4K_H1516#include <linux/clockchips.h>17#include <asm/time.h>1819DECLARE_PER_CPU(struct clock_event_device, mips_clockevent_device);2021void mips_event_handler(struct clock_event_device *dev);22int c0_compare_int_usable(void);23void mips_set_clock_mode(enum clock_event_mode, struct clock_event_device *);24irqreturn_t c0_compare_interrupt(int, void *);2526extern struct irqaction c0_compare_irqaction;27extern int cp0_timer_irq_installed;2829/*30* Possibly handle a performance counter interrupt.31* Return true if the timer interrupt should not be checked32*/3334static inline int handle_perf_irq(int r2)35{36/*37* The performance counter overflow interrupt may be shared with the38* timer interrupt (cp0_perfcount_irq < 0). If it is and a39* performance counter has overflowed (perf_irq() == IRQ_HANDLED)40* and we can't reliably determine if a counter interrupt has also41* happened (!r2) then don't check for a timer interrupt.42*/43return (cp0_perfcount_irq < 0) &&44perf_irq() == IRQ_HANDLED &&45!r2;46}4748#endif /* __ASM_CEVT_R4K_H */495051