/*1* include/asm-mips/dec/ecc.h2*3* ECC handling logic definitions common to DECstation/DECsystem4* 5000/200 (KN02), 5000/240 (KN03), 5000/260 (KN05) and5* DECsystem 5900 (KN03), 5900/260 (KN05) systems.6*7* Copyright (C) 2003 Maciej W. Rozycki8*9* This program is free software; you can redistribute it and/or10* modify it under the terms of the GNU General Public License11* as published by the Free Software Foundation; either version12* 2 of the License, or (at your option) any later version.13*/14#ifndef __ASM_MIPS_DEC_ECC_H15#define __ASM_MIPS_DEC_ECC_H1617/*18* Error Address Register bits.19* The register is r/wc -- any write clears it.20*/21#define KN0X_EAR_VALID (1<<31) /* error data valid, bus IRQ */22#define KN0X_EAR_CPU (1<<30) /* CPU/DMA transaction */23#define KN0X_EAR_WRITE (1<<29) /* write/read transaction */24#define KN0X_EAR_ECCERR (1<<28) /* ECC/timeout or overrun */25#define KN0X_EAR_RES_27 (1<<27) /* unused */26#define KN0X_EAR_ADDRESS (0x7ffffff<<0) /* address involved */2728/*29* Error Syndrome Register bits.30* The register is frozen when EAR.VALID is set, otherwise it records bits31* from the last memory read. The register is r/wc -- any write clears it.32*/33#define KN0X_ESR_VLDHI (1<<31) /* error data valid hi word */34#define KN0X_ESR_CHKHI (0x7f<<24) /* check bits read from mem */35#define KN0X_ESR_SNGHI (1<<23) /* single/double bit error */36#define KN0X_ESR_SYNHI (0x7f<<16) /* syndrome from ECC logic */37#define KN0X_ESR_VLDLO (1<<15) /* error data valid lo word */38#define KN0X_ESR_CHKLO (0x7f<<8) /* check bits read from mem */39#define KN0X_ESR_SNGLO (1<<7) /* single/double bit error */40#define KN0X_ESR_SYNLO (0x7f<<0) /* syndrome from ECC logic */414243#ifndef __ASSEMBLY__4445#include <linux/interrupt.h>4647struct pt_regs;4849extern void dec_ecc_be_init(void);50extern int dec_ecc_be_handler(struct pt_regs *regs, int is_fixup);51extern irqreturn_t dec_ecc_be_interrupt(int irq, void *dev_id);52#endif5354#endif /* __ASM_MIPS_DEC_ECC_H */555657