Path: blob/master/arch/mips/include/asm/dec/kn05.h
17398 views
/*1* include/asm-mips/dec/kn05.h2*3* DECstation/DECsystem 5000/260 (4max+ or KN05), 5000/150 (4min4* or KN04-BA), Personal DECstation/DECsystem 5000/50 (4maxine or5* KN04-CA) and DECsystem 5900/260 (KN05) R4k CPU card MB ASIC6* definitions.7*8* Copyright (C) 2002, 2003, 2005, 2008 Maciej W. Rozycki9*10* This program is free software; you can redistribute it and/or11* modify it under the terms of the GNU General Public License12* as published by the Free Software Foundation; either version13* 2 of the License, or (at your option) any later version.14*15* WARNING! All this information is pure guesswork based on the16* ROM. It is provided here in hope it will give someone some17* food for thought. No documentation for the KN05 nor the KN0418* module has been located so far.19*/20#ifndef __ASM_MIPS_DEC_KN05_H21#define __ASM_MIPS_DEC_KN05_H2223#include <asm/dec/ioasic_addrs.h>2425/*26* The oncard MB (Memory Buffer) ASIC provides an additional address27* decoder. Certain address ranges within the "high" 16 slots are28* passed to the I/O ASIC's decoder like with the KN03 or KN02-BA/CA.29* Others are handled locally. "Low" slots are always passed.30*/31#define KN4K_SLOT_BASE 0x1fc000003233#define KN4K_MB_ROM (0*IOASIC_SLOT_SIZE) /* KN05/KN04 card ROM */34#define KN4K_IOCTL (1*IOASIC_SLOT_SIZE) /* I/O ASIC */35#define KN4K_ESAR (2*IOASIC_SLOT_SIZE) /* LANCE MAC address chip */36#define KN4K_LANCE (3*IOASIC_SLOT_SIZE) /* LANCE Ethernet */37#define KN4K_MB_INT (4*IOASIC_SLOT_SIZE) /* MB interrupt register */38#define KN4K_MB_EA (5*IOASIC_SLOT_SIZE) /* MB error address? */39#define KN4K_MB_EC (6*IOASIC_SLOT_SIZE) /* MB error ??? */40#define KN4K_MB_CSR (7*IOASIC_SLOT_SIZE) /* MB control & status */41#define KN4K_RES_08 (8*IOASIC_SLOT_SIZE) /* unused? */42#define KN4K_RES_09 (9*IOASIC_SLOT_SIZE) /* unused? */43#define KN4K_RES_10 (10*IOASIC_SLOT_SIZE) /* unused? */44#define KN4K_RES_11 (11*IOASIC_SLOT_SIZE) /* unused? */45#define KN4K_SCSI (12*IOASIC_SLOT_SIZE) /* ASC SCSI */46#define KN4K_RES_13 (13*IOASIC_SLOT_SIZE) /* unused? */47#define KN4K_RES_14 (14*IOASIC_SLOT_SIZE) /* unused? */48#define KN4K_RES_15 (15*IOASIC_SLOT_SIZE) /* unused? */4950/*51* Bits for the MB interrupt register.52* The register appears read-only.53*/54#define KN4K_MB_INT_TC (1<<0) /* TURBOchannel? */55#define KN4K_MB_INT_RTC (1<<1) /* RTC? */56#define KN4K_MB_INT_MT (1<<3) /* I/O ASIC cascade */5758/*59* Bits for the MB control & status register.60* Set to 0x00bf8001 for KN05 and to 0x003f8000 for KN04 by the firmware.61*/62#define KN4K_MB_CSR_PF (1<<0) /* PreFetching enable? */63#define KN4K_MB_CSR_F (1<<1) /* ??? */64#define KN4K_MB_CSR_ECC (0xff<<2) /* ??? */65#define KN4K_MB_CSR_OD (1<<10) /* ??? */66#define KN4K_MB_CSR_CP (1<<11) /* ??? */67#define KN4K_MB_CSR_UNC (1<<12) /* ??? */68#define KN4K_MB_CSR_IM (1<<13) /* ??? */69#define KN4K_MB_CSR_NC (1<<14) /* ??? */70#define KN4K_MB_CSR_EE (1<<15) /* (bus) Exception Enable? */71#define KN4K_MB_CSR_MSK (0x1f<<16) /* CPU Int[4:0] mask */72#define KN4K_MB_CSR_FW (1<<21) /* ??? */73#define KN4K_MB_CSR_W (1<<31) /* ??? */7475#endif /* __ASM_MIPS_DEC_KN05_H */767778