Path: blob/master/arch/mips/loongson/common/cs5536/cs5536_acc.c
10820 views
/*1* the ACC Virtual Support Module of AMD CS55362*3* Copyright (C) 2007 Lemote, Inc.4* Author : jlliu, [email protected]5*6* Copyright (C) 2009 Lemote, Inc.7* Author: Wu Zhangjin, [email protected]8*9* This program is free software; you can redistribute it and/or modify it10* under the terms of the GNU General Public License as published by the11* Free Software Foundation; either version 2 of the License, or (at your12* option) any later version.13*/1415#include <cs5536/cs5536.h>16#include <cs5536/cs5536_pci.h>1718void pci_acc_write_reg(int reg, u32 value)19{20u32 hi = 0, lo = value;2122switch (reg) {23case PCI_COMMAND:24_rdmsr(GLIU_MSR_REG(GLIU_PAE), &hi, &lo);25if (value & PCI_COMMAND_MASTER)26lo |= (0x03 << 8);27else28lo &= ~(0x03 << 8);29_wrmsr(GLIU_MSR_REG(GLIU_PAE), hi, lo);30break;31case PCI_STATUS:32if (value & PCI_STATUS_PARITY) {33_rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);34if (lo & SB_PARE_ERR_FLAG) {35lo = (lo & 0x0000ffff) | SB_PARE_ERR_FLAG;36_wrmsr(SB_MSR_REG(SB_ERROR), hi, lo);37}38}39break;40case PCI_BAR0_REG:41if (value == PCI_BAR_RANGE_MASK) {42_rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);43lo |= SOFT_BAR_ACC_FLAG;44_wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);45} else if (value & 0x01) {46value &= 0xfffffffc;47hi = 0xA0000000 | ((value & 0x000ff000) >> 12);48lo = 0x000fff80 | ((value & 0x00000fff) << 20);49_wrmsr(GLIU_MSR_REG(GLIU_IOD_BM1), hi, lo);50}51break;52case PCI_ACC_INT_REG:53_rdmsr(DIVIL_MSR_REG(PIC_YSEL_LOW), &hi, &lo);54/* disable all the usb interrupt in PIC */55lo &= ~(0xf << PIC_YSEL_LOW_ACC_SHIFT);56if (value) /* enable all the acc interrupt in PIC */57lo |= (CS5536_ACC_INTR << PIC_YSEL_LOW_ACC_SHIFT);58_wrmsr(DIVIL_MSR_REG(PIC_YSEL_LOW), hi, lo);59break;60default:61break;62}63}6465u32 pci_acc_read_reg(int reg)66{67u32 hi, lo;68u32 conf_data = 0;6970switch (reg) {71case PCI_VENDOR_ID:72conf_data =73CFG_PCI_VENDOR_ID(CS5536_ACC_DEVICE_ID, CS5536_VENDOR_ID);74break;75case PCI_COMMAND:76_rdmsr(GLIU_MSR_REG(GLIU_IOD_BM1), &hi, &lo);77if (((lo & 0xfff00000) || (hi & 0x000000ff))78&& ((hi & 0xf0000000) == 0xa0000000))79conf_data |= PCI_COMMAND_IO;80_rdmsr(GLIU_MSR_REG(GLIU_PAE), &hi, &lo);81if ((lo & 0x300) == 0x300)82conf_data |= PCI_COMMAND_MASTER;83break;84case PCI_STATUS:85conf_data |= PCI_STATUS_66MHZ;86conf_data |= PCI_STATUS_FAST_BACK;87_rdmsr(SB_MSR_REG(SB_ERROR), &hi, &lo);88if (lo & SB_PARE_ERR_FLAG)89conf_data |= PCI_STATUS_PARITY;90conf_data |= PCI_STATUS_DEVSEL_MEDIUM;91break;92case PCI_CLASS_REVISION:93_rdmsr(ACC_MSR_REG(ACC_CAP), &hi, &lo);94conf_data = lo & 0x000000ff;95conf_data |= (CS5536_ACC_CLASS_CODE << 8);96break;97case PCI_CACHE_LINE_SIZE:98conf_data =99CFG_PCI_CACHE_LINE_SIZE(PCI_NORMAL_HEADER_TYPE,100PCI_NORMAL_LATENCY_TIMER);101break;102case PCI_BAR0_REG:103_rdmsr(GLCP_MSR_REG(GLCP_SOFT_COM), &hi, &lo);104if (lo & SOFT_BAR_ACC_FLAG) {105conf_data = CS5536_ACC_RANGE |106PCI_BASE_ADDRESS_SPACE_IO;107lo &= ~SOFT_BAR_ACC_FLAG;108_wrmsr(GLCP_MSR_REG(GLCP_SOFT_COM), hi, lo);109} else {110_rdmsr(GLIU_MSR_REG(GLIU_IOD_BM1), &hi, &lo);111conf_data = (hi & 0x000000ff) << 12;112conf_data |= (lo & 0xfff00000) >> 20;113conf_data |= 0x01;114conf_data &= ~0x02;115}116break;117case PCI_CARDBUS_CIS:118conf_data = PCI_CARDBUS_CIS_POINTER;119break;120case PCI_SUBSYSTEM_VENDOR_ID:121conf_data =122CFG_PCI_VENDOR_ID(CS5536_ACC_SUB_ID, CS5536_SUB_VENDOR_ID);123break;124case PCI_ROM_ADDRESS:125conf_data = PCI_EXPANSION_ROM_BAR;126break;127case PCI_CAPABILITY_LIST:128conf_data = PCI_CAPLIST_USB_POINTER;129break;130case PCI_INTERRUPT_LINE:131conf_data =132CFG_PCI_INTERRUPT_LINE(PCI_DEFAULT_PIN, CS5536_ACC_INTR);133break;134default:135break;136}137138return conf_data;139}140141142