Path: blob/master/arch/mips/loongson/lemote-2f/irq.c
10818 views
/*1* Copyright (C) 2007 Lemote Inc.2* Author: Fuxin Zhang, [email protected]3*4* This program is free software; you can redistribute it and/or modify it5* under the terms of the GNU General Public License as published by the6* Free Software Foundation; either version 2 of the License, or (at your7* option) any later version.8*/910#include <linux/interrupt.h>11#include <linux/module.h>1213#include <asm/irq_cpu.h>14#include <asm/i8259.h>15#include <asm/mipsregs.h>1617#include <loongson.h>18#include <machine.h>1920#define LOONGSON_TIMER_IRQ (MIPS_CPU_IRQ_BASE + 7) /* cpu timer */21#define LOONGSON_NORTH_BRIDGE_IRQ (MIPS_CPU_IRQ_BASE + 6) /* bonito */22#define LOONGSON_UART_IRQ (MIPS_CPU_IRQ_BASE + 3) /* cpu serial port */23#define LOONGSON_SOUTH_BRIDGE_IRQ (MIPS_CPU_IRQ_BASE + 2) /* i8259 */2425#define LOONGSON_INT_BIT_INT0 (1 << 11)26#define LOONGSON_INT_BIT_INT1 (1 << 12)2728/*29* The generic i8259_irq() make the kernel hang on booting. Since we cannot30* get the irq via the IRR directly, we access the ISR instead.31*/32int mach_i8259_irq(void)33{34int irq, isr;3536irq = -1;3738if ((LOONGSON_INTISR & LOONGSON_INTEN) & LOONGSON_INT_BIT_INT0) {39raw_spin_lock(&i8259A_lock);40isr = inb(PIC_MASTER_CMD) &41~inb(PIC_MASTER_IMR) & ~(1 << PIC_CASCADE_IR);42if (!isr)43isr = (inb(PIC_SLAVE_CMD) & ~inb(PIC_SLAVE_IMR)) << 8;44irq = ffs(isr) - 1;45if (unlikely(irq == 7)) {46/*47* This may be a spurious interrupt.48*49* Read the interrupt status register (ISR). If the most50* significant bit is not set then there is no valid51* interrupt.52*/53outb(0x0B, PIC_MASTER_ISR); /* ISR register */54if (~inb(PIC_MASTER_ISR) & 0x80)55irq = -1;56}57raw_spin_unlock(&i8259A_lock);58}5960return irq;61}62EXPORT_SYMBOL(mach_i8259_irq);6364static void i8259_irqdispatch(void)65{66int irq;6768irq = mach_i8259_irq();69if (irq >= 0)70do_IRQ(irq);71else72spurious_interrupt();73}7475void mach_irq_dispatch(unsigned int pending)76{77if (pending & CAUSEF_IP7)78do_IRQ(LOONGSON_TIMER_IRQ);79else if (pending & CAUSEF_IP6) { /* North Bridge, Perf counter */80do_perfcnt_IRQ();81bonito_irqdispatch();82} else if (pending & CAUSEF_IP3) /* CPU UART */83do_IRQ(LOONGSON_UART_IRQ);84else if (pending & CAUSEF_IP2) /* South Bridge */85i8259_irqdispatch();86else87spurious_interrupt();88}8990static irqreturn_t ip6_action(int cpl, void *dev_id)91{92return IRQ_HANDLED;93}9495struct irqaction ip6_irqaction = {96.handler = ip6_action,97.name = "cascade",98.flags = IRQF_SHARED,99};100101struct irqaction cascade_irqaction = {102.handler = no_action,103.name = "cascade",104};105106void __init mach_init_irq(void)107{108/* init all controller109* 0-15 ------> i8259 interrupt110* 16-23 ------> mips cpu interrupt111* 32-63 ------> bonito irq112*/113114/* setup cs5536 as high level trigger */115LOONGSON_INTPOL = LOONGSON_INT_BIT_INT0 | LOONGSON_INT_BIT_INT1;116LOONGSON_INTEDGE &= ~(LOONGSON_INT_BIT_INT0 | LOONGSON_INT_BIT_INT1);117118/* Sets the first-level interrupt dispatcher. */119mips_cpu_irq_init();120init_i8259_irqs();121bonito_irq_init();122123/* setup north bridge irq (bonito) */124setup_irq(LOONGSON_NORTH_BRIDGE_IRQ, &ip6_irqaction);125/* setup source bridge irq (i8259) */126setup_irq(LOONGSON_SOUTH_BRIDGE_IRQ, &cascade_irqaction);127}128129130