Path: blob/master/arch/mips/mti-malta/malta-time.c
10817 views
/*1* Carsten Langgaard, [email protected]2* Copyright (C) 1999,2000 MIPS Technologies, Inc. All rights reserved.3*4* This program is free software; you can distribute it and/or modify it5* under the terms of the GNU General Public License (Version 2) as6* published by the Free Software Foundation.7*8* This program is distributed in the hope it will be useful, but WITHOUT9* ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or10* FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License11* for more details.12*13* You should have received a copy of the GNU General Public License along14* with this program; if not, write to the Free Software Foundation, Inc.,15* 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.16*17* Setting up the clock on the MIPS boards.18*/1920#include <linux/types.h>21#include <linux/init.h>22#include <linux/kernel_stat.h>23#include <linux/sched.h>24#include <linux/spinlock.h>25#include <linux/interrupt.h>26#include <linux/time.h>27#include <linux/timex.h>28#include <linux/mc146818rtc.h>2930#include <asm/mipsregs.h>31#include <asm/mipsmtregs.h>32#include <asm/hardirq.h>33#include <asm/i8253.h>34#include <asm/irq.h>35#include <asm/div64.h>36#include <asm/cpu.h>37#include <asm/time.h>38#include <asm/mc146818-time.h>39#include <asm/msc01_ic.h>4041#include <asm/mips-boards/generic.h>42#include <asm/mips-boards/prom.h>4344#include <asm/mips-boards/maltaint.h>4546unsigned long cpu_khz;4748static int mips_cpu_timer_irq;49static int mips_cpu_perf_irq;50extern int cp0_perfcount_irq;5152static void mips_timer_dispatch(void)53{54do_IRQ(mips_cpu_timer_irq);55}5657static void mips_perf_dispatch(void)58{59do_IRQ(mips_cpu_perf_irq);60}6162/*63* Estimate CPU frequency. Sets mips_hpt_frequency as a side-effect64*/65static unsigned int __init estimate_cpu_frequency(void)66{67unsigned int prid = read_c0_prid() & 0xffff00;68unsigned int count;6970unsigned long flags;71unsigned int start;7273local_irq_save(flags);7475/* Start counter exactly on falling edge of update flag */76while (CMOS_READ(RTC_REG_A) & RTC_UIP);77while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));7879/* Start r4k counter. */80start = read_c0_count();8182/* Read counter exactly on falling edge of update flag */83while (CMOS_READ(RTC_REG_A) & RTC_UIP);84while (!(CMOS_READ(RTC_REG_A) & RTC_UIP));8586count = read_c0_count() - start;8788/* restore interrupts */89local_irq_restore(flags);9091mips_hpt_frequency = count;92if ((prid != (PRID_COMP_MIPS | PRID_IMP_20KC)) &&93(prid != (PRID_COMP_MIPS | PRID_IMP_25KF)))94count *= 2;9596count += 5000; /* round */97count -= count%10000;9899return count;100}101102void read_persistent_clock(struct timespec *ts)103{104ts->tv_sec = mc146818_get_cmos_time();105ts->tv_nsec = 0;106}107108static void __init plat_perf_setup(void)109{110#ifdef MSC01E_INT_BASE111if (cpu_has_veic) {112set_vi_handler(MSC01E_INT_PERFCTR, mips_perf_dispatch);113mips_cpu_perf_irq = MSC01E_INT_BASE + MSC01E_INT_PERFCTR;114} else115#endif116if (cp0_perfcount_irq >= 0) {117if (cpu_has_vint)118set_vi_handler(cp0_perfcount_irq, mips_perf_dispatch);119mips_cpu_perf_irq = MIPS_CPU_IRQ_BASE + cp0_perfcount_irq;120#ifdef CONFIG_SMP121irq_set_handler(mips_cpu_perf_irq, handle_percpu_irq);122#endif123}124}125126unsigned int __cpuinit get_c0_compare_int(void)127{128#ifdef MSC01E_INT_BASE129if (cpu_has_veic) {130set_vi_handler(MSC01E_INT_CPUCTR, mips_timer_dispatch);131mips_cpu_timer_irq = MSC01E_INT_BASE + MSC01E_INT_CPUCTR;132} else133#endif134{135if (cpu_has_vint)136set_vi_handler(cp0_compare_irq, mips_timer_dispatch);137mips_cpu_timer_irq = MIPS_CPU_IRQ_BASE + cp0_compare_irq;138}139140return mips_cpu_timer_irq;141}142143void __init plat_time_init(void)144{145unsigned int est_freq;146147/* Set Data mode - binary. */148CMOS_WRITE(CMOS_READ(RTC_CONTROL) | RTC_DM_BINARY, RTC_CONTROL);149150est_freq = estimate_cpu_frequency();151152printk("CPU frequency %d.%02d MHz\n", est_freq/1000000,153(est_freq%1000000)*100/1000000);154155cpu_khz = est_freq / 1000;156157mips_scroll_message();158#ifdef CONFIG_I8253 /* Only Malta has a PIT */159setup_pit_timer();160#endif161162plat_perf_setup();163}164165166