/*1* Toshiba RBTX4938 specific interrupt handlers2* Copyright (C) 2000-2001 Toshiba Corporation3*4* 2003-2005 (c) MontaVista Software, Inc. This file is licensed under the5* terms of the GNU General Public License version 2. This program is6* licensed "as is" without any warranty of any kind, whether express7* or implied.8*9* Support for TX4938 in 2.6 - Manish Lachwani ([email protected])10*/1112/*13* MIPS_CPU_IRQ_BASE+00 Software 014* MIPS_CPU_IRQ_BASE+01 Software 115* MIPS_CPU_IRQ_BASE+02 Cascade TX4938-CP016* MIPS_CPU_IRQ_BASE+03 Multiplexed -- do not use17* MIPS_CPU_IRQ_BASE+04 Multiplexed -- do not use18* MIPS_CPU_IRQ_BASE+05 Multiplexed -- do not use19* MIPS_CPU_IRQ_BASE+06 Multiplexed -- do not use20* MIPS_CPU_IRQ_BASE+07 CPU TIMER21*22* TXX9_IRQ_BASE+0023* TXX9_IRQ_BASE+0124* TXX9_IRQ_BASE+02 Cascade RBTX4938-IOC25* TXX9_IRQ_BASE+03 RBTX4938 RTL-8019AS Ethernet26* TXX9_IRQ_BASE+0427* TXX9_IRQ_BASE+05 TX4938 ETH128* TXX9_IRQ_BASE+06 TX4938 ETH029* TXX9_IRQ_BASE+0730* TXX9_IRQ_BASE+08 TX4938 SIO 031* TXX9_IRQ_BASE+09 TX4938 SIO 132* TXX9_IRQ_BASE+10 TX4938 DMA033* TXX9_IRQ_BASE+11 TX4938 DMA134* TXX9_IRQ_BASE+12 TX4938 DMA235* TXX9_IRQ_BASE+13 TX4938 DMA336* TXX9_IRQ_BASE+1437* TXX9_IRQ_BASE+1538* TXX9_IRQ_BASE+16 TX4938 PCIC39* TXX9_IRQ_BASE+17 TX4938 TMR040* TXX9_IRQ_BASE+18 TX4938 TMR141* TXX9_IRQ_BASE+19 TX4938 TMR242* TXX9_IRQ_BASE+2043* TXX9_IRQ_BASE+2144* TXX9_IRQ_BASE+22 TX4938 PCIERR45* TXX9_IRQ_BASE+2346* TXX9_IRQ_BASE+2447* TXX9_IRQ_BASE+2548* TXX9_IRQ_BASE+2649* TXX9_IRQ_BASE+2750* TXX9_IRQ_BASE+2851* TXX9_IRQ_BASE+2952* TXX9_IRQ_BASE+3053* TXX9_IRQ_BASE+31 TX4938 SPI54*55* RBTX4938_IRQ_IOC+00 PCI-D56* RBTX4938_IRQ_IOC+01 PCI-C57* RBTX4938_IRQ_IOC+02 PCI-B58* RBTX4938_IRQ_IOC+03 PCI-A59* RBTX4938_IRQ_IOC+04 RTC60* RBTX4938_IRQ_IOC+05 ATA61* RBTX4938_IRQ_IOC+06 MODEM62* RBTX4938_IRQ_IOC+07 SWINT63*/64#include <linux/init.h>65#include <linux/interrupt.h>66#include <linux/irq.h>67#include <asm/mipsregs.h>68#include <asm/txx9/generic.h>69#include <asm/txx9/rbtx4938.h>7071static int toshiba_rbtx4938_irq_nested(int sw_irq)72{73u8 level3;7475level3 = readb(rbtx4938_imstat_addr);76if (unlikely(!level3))77return -1;78/* must use fls so onboard ATA has priority */79return RBTX4938_IRQ_IOC + __fls8(level3);80}8182static void toshiba_rbtx4938_irq_ioc_enable(struct irq_data *d)83{84unsigned char v;8586v = readb(rbtx4938_imask_addr);87v |= (1 << (d->irq - RBTX4938_IRQ_IOC));88writeb(v, rbtx4938_imask_addr);89mmiowb();90}9192static void toshiba_rbtx4938_irq_ioc_disable(struct irq_data *d)93{94unsigned char v;9596v = readb(rbtx4938_imask_addr);97v &= ~(1 << (d->irq - RBTX4938_IRQ_IOC));98writeb(v, rbtx4938_imask_addr);99mmiowb();100}101102#define TOSHIBA_RBTX4938_IOC_NAME "RBTX4938-IOC"103static struct irq_chip toshiba_rbtx4938_irq_ioc_type = {104.name = TOSHIBA_RBTX4938_IOC_NAME,105.irq_mask = toshiba_rbtx4938_irq_ioc_disable,106.irq_unmask = toshiba_rbtx4938_irq_ioc_enable,107};108109static int rbtx4938_irq_dispatch(int pending)110{111int irq;112113if (pending & STATUSF_IP7)114irq = MIPS_CPU_IRQ_BASE + 7;115else if (pending & STATUSF_IP2) {116irq = txx9_irq();117if (irq == RBTX4938_IRQ_IOCINT)118irq = toshiba_rbtx4938_irq_nested(irq);119} else if (pending & STATUSF_IP1)120irq = MIPS_CPU_IRQ_BASE + 0;121else if (pending & STATUSF_IP0)122irq = MIPS_CPU_IRQ_BASE + 1;123else124irq = -1;125return irq;126}127128static void __init toshiba_rbtx4938_irq_ioc_init(void)129{130int i;131132for (i = RBTX4938_IRQ_IOC;133i < RBTX4938_IRQ_IOC + RBTX4938_NR_IRQ_IOC; i++)134irq_set_chip_and_handler(i, &toshiba_rbtx4938_irq_ioc_type,135handle_level_irq);136137irq_set_chained_handler(RBTX4938_IRQ_IOCINT, handle_simple_irq);138}139140void __init rbtx4938_irq_setup(void)141{142txx9_irq_dispatch = rbtx4938_irq_dispatch;143/* Now, interrupt control disabled, */144/* all IRC interrupts are masked, */145/* all IRC interrupt mode are Low Active. */146147/* mask all IOC interrupts */148writeb(0, rbtx4938_imask_addr);149150/* clear SoftInt interrupts */151writeb(0, rbtx4938_softint_addr);152tx4938_irq_init();153toshiba_rbtx4938_irq_ioc_init();154/* Onboard 10M Ether: High Active */155irq_set_irq_type(RBTX4938_IRQ_ETHER, IRQF_TRIGGER_HIGH);156}157158159