Path: blob/master/arch/parisc/include/asm/assembly.h
10819 views
/*1* Copyright (C) 1999 Hewlett-Packard (Frank Rowand)2* Copyright (C) 1999 Philipp Rumpf <[email protected]>3* Copyright (C) 1999 SuSE GmbH4*5* This program is free software; you can redistribute it and/or modify6* it under the terms of the GNU General Public License as published by7* the Free Software Foundation; either version 2, or (at your option)8* any later version.9*10* This program is distributed in the hope that it will be useful,11* but WITHOUT ANY WARRANTY; without even the implied warranty of12* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the13* GNU General Public License for more details.14*15* You should have received a copy of the GNU General Public License16* along with this program; if not, write to the Free Software17* Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.18*/1920#ifndef _PARISC_ASSEMBLY_H21#define _PARISC_ASSEMBLY_H2223#define CALLEE_FLOAT_FRAME_SIZE 802425#ifdef CONFIG_64BIT26#define LDREG ldd27#define STREG std28#define LDREGX ldd,s29#define LDREGM ldd,mb30#define STREGM std,ma31#define SHRREG shrd32#define SHLREG shld33#define ANDCM andcm,*34#define COND(x) * ## x35#define RP_OFFSET 1636#define FRAME_SIZE 12837#define CALLEE_REG_FRAME_SIZE 14438#define ASM_ULONG_INSN .dword39#else /* CONFIG_64BIT */40#define LDREG ldw41#define STREG stw42#define LDREGX ldwx,s43#define LDREGM ldwm44#define STREGM stwm45#define SHRREG shr46#define SHLREG shlw47#define ANDCM andcm48#define COND(x) x49#define RP_OFFSET 2050#define FRAME_SIZE 6451#define CALLEE_REG_FRAME_SIZE 12852#define ASM_ULONG_INSN .word53#endif5455#define CALLEE_SAVE_FRAME_SIZE (CALLEE_REG_FRAME_SIZE + CALLEE_FLOAT_FRAME_SIZE)5657#ifdef CONFIG_PA2058#define LDCW ldcw,co59#define BL b,l60# ifdef CONFIG_64BIT61# define LEVEL 2.0w62# else63# define LEVEL 2.064# endif65#else66#define LDCW ldcw67#define BL bl68#define LEVEL 1.169#endif7071#ifdef __ASSEMBLY__7273#ifdef CONFIG_64BIT74/* the 64-bit pa gnu assembler unfortunately defaults to .level 1.1 or 2.0 so75* work around that for now... */76.level 2.0w77#endif7879#include <asm/asm-offsets.h>80#include <asm/page.h>81#include <asm/types.h>8283#include <asm/asmregs.h>8485sp = 3086gp = 2787ipsw = 228889/*90* We provide two versions of each macro to convert from physical91* to virtual and vice versa. The "_r1" versions take one argument92* register, but trashes r1 to do the conversion. The other93* version takes two arguments: a src and destination register.94* However, the source and destination registers can not be95* the same register.96*/9798.macro tophys grvirt, grphys99ldil L%(__PAGE_OFFSET), \grphys100sub \grvirt, \grphys, \grphys101.endm102103.macro tovirt grphys, grvirt104ldil L%(__PAGE_OFFSET), \grvirt105add \grphys, \grvirt, \grvirt106.endm107108.macro tophys_r1 gr109ldil L%(__PAGE_OFFSET), %r1110sub \gr, %r1, \gr111.endm112113.macro tovirt_r1 gr114ldil L%(__PAGE_OFFSET), %r1115add \gr, %r1, \gr116.endm117118.macro delay value119ldil L%\value, 1120ldo R%\value(1), 1121addib,UV,n -1,1,.122addib,NUV,n -1,1,.+8123nop124.endm125126.macro debug value127.endm128129130/* Shift Left - note the r and t can NOT be the same! */131.macro shl r, sa, t132dep,z \r, 31-(\sa), 32-(\sa), \t133.endm134135/* The PA 2.0 shift left */136.macro shlw r, sa, t137depw,z \r, 31-(\sa), 32-(\sa), \t138.endm139140/* And the PA 2.0W shift left */141.macro shld r, sa, t142depd,z \r, 63-(\sa), 64-(\sa), \t143.endm144145/* Shift Right - note the r and t can NOT be the same! */146.macro shr r, sa, t147extru \r, 31-(\sa), 32-(\sa), \t148.endm149150/* pa20w version of shift right */151.macro shrd r, sa, t152extrd,u \r, 63-(\sa), 64-(\sa), \t153.endm154155/* load 32-bit 'value' into 'reg' compensating for the ldil156* sign-extension when running in wide mode.157* WARNING!! neither 'value' nor 'reg' can be expressions158* containing '.'!!!! */159.macro load32 value, reg160ldil L%\value, \reg161ldo R%\value(\reg), \reg162.endm163164.macro loadgp165#ifdef CONFIG_64BIT166ldil L%__gp, %r27167ldo R%__gp(%r27), %r27168#else169ldil L%$global$, %r27170ldo R%$global$(%r27), %r27171#endif172.endm173174#define SAVE_SP(r, where) mfsp r, %r1 ! STREG %r1, where175#define REST_SP(r, where) LDREG where, %r1 ! mtsp %r1, r176#define SAVE_CR(r, where) mfctl r, %r1 ! STREG %r1, where177#define REST_CR(r, where) LDREG where, %r1 ! mtctl %r1, r178179.macro save_general regs180STREG %r1, PT_GR1 (\regs)181STREG %r2, PT_GR2 (\regs)182STREG %r3, PT_GR3 (\regs)183STREG %r4, PT_GR4 (\regs)184STREG %r5, PT_GR5 (\regs)185STREG %r6, PT_GR6 (\regs)186STREG %r7, PT_GR7 (\regs)187STREG %r8, PT_GR8 (\regs)188STREG %r9, PT_GR9 (\regs)189STREG %r10, PT_GR10(\regs)190STREG %r11, PT_GR11(\regs)191STREG %r12, PT_GR12(\regs)192STREG %r13, PT_GR13(\regs)193STREG %r14, PT_GR14(\regs)194STREG %r15, PT_GR15(\regs)195STREG %r16, PT_GR16(\regs)196STREG %r17, PT_GR17(\regs)197STREG %r18, PT_GR18(\regs)198STREG %r19, PT_GR19(\regs)199STREG %r20, PT_GR20(\regs)200STREG %r21, PT_GR21(\regs)201STREG %r22, PT_GR22(\regs)202STREG %r23, PT_GR23(\regs)203STREG %r24, PT_GR24(\regs)204STREG %r25, PT_GR25(\regs)205/* r26 is saved in get_stack and used to preserve a value across virt_map */206STREG %r27, PT_GR27(\regs)207STREG %r28, PT_GR28(\regs)208/* r29 is saved in get_stack and used to point to saved registers */209/* r30 stack pointer saved in get_stack */210STREG %r31, PT_GR31(\regs)211.endm212213.macro rest_general regs214/* r1 used as a temp in rest_stack and is restored there */215LDREG PT_GR2 (\regs), %r2216LDREG PT_GR3 (\regs), %r3217LDREG PT_GR4 (\regs), %r4218LDREG PT_GR5 (\regs), %r5219LDREG PT_GR6 (\regs), %r6220LDREG PT_GR7 (\regs), %r7221LDREG PT_GR8 (\regs), %r8222LDREG PT_GR9 (\regs), %r9223LDREG PT_GR10(\regs), %r10224LDREG PT_GR11(\regs), %r11225LDREG PT_GR12(\regs), %r12226LDREG PT_GR13(\regs), %r13227LDREG PT_GR14(\regs), %r14228LDREG PT_GR15(\regs), %r15229LDREG PT_GR16(\regs), %r16230LDREG PT_GR17(\regs), %r17231LDREG PT_GR18(\regs), %r18232LDREG PT_GR19(\regs), %r19233LDREG PT_GR20(\regs), %r20234LDREG PT_GR21(\regs), %r21235LDREG PT_GR22(\regs), %r22236LDREG PT_GR23(\regs), %r23237LDREG PT_GR24(\regs), %r24238LDREG PT_GR25(\regs), %r25239LDREG PT_GR26(\regs), %r26240LDREG PT_GR27(\regs), %r27241LDREG PT_GR28(\regs), %r28242/* r29 points to register save area, and is restored in rest_stack */243/* r30 stack pointer restored in rest_stack */244LDREG PT_GR31(\regs), %r31245.endm246247.macro save_fp regs248fstd,ma %fr0, 8(\regs)249fstd,ma %fr1, 8(\regs)250fstd,ma %fr2, 8(\regs)251fstd,ma %fr3, 8(\regs)252fstd,ma %fr4, 8(\regs)253fstd,ma %fr5, 8(\regs)254fstd,ma %fr6, 8(\regs)255fstd,ma %fr7, 8(\regs)256fstd,ma %fr8, 8(\regs)257fstd,ma %fr9, 8(\regs)258fstd,ma %fr10, 8(\regs)259fstd,ma %fr11, 8(\regs)260fstd,ma %fr12, 8(\regs)261fstd,ma %fr13, 8(\regs)262fstd,ma %fr14, 8(\regs)263fstd,ma %fr15, 8(\regs)264fstd,ma %fr16, 8(\regs)265fstd,ma %fr17, 8(\regs)266fstd,ma %fr18, 8(\regs)267fstd,ma %fr19, 8(\regs)268fstd,ma %fr20, 8(\regs)269fstd,ma %fr21, 8(\regs)270fstd,ma %fr22, 8(\regs)271fstd,ma %fr23, 8(\regs)272fstd,ma %fr24, 8(\regs)273fstd,ma %fr25, 8(\regs)274fstd,ma %fr26, 8(\regs)275fstd,ma %fr27, 8(\regs)276fstd,ma %fr28, 8(\regs)277fstd,ma %fr29, 8(\regs)278fstd,ma %fr30, 8(\regs)279fstd %fr31, 0(\regs)280.endm281282.macro rest_fp regs283fldd 0(\regs), %fr31284fldd,mb -8(\regs), %fr30285fldd,mb -8(\regs), %fr29286fldd,mb -8(\regs), %fr28287fldd,mb -8(\regs), %fr27288fldd,mb -8(\regs), %fr26289fldd,mb -8(\regs), %fr25290fldd,mb -8(\regs), %fr24291fldd,mb -8(\regs), %fr23292fldd,mb -8(\regs), %fr22293fldd,mb -8(\regs), %fr21294fldd,mb -8(\regs), %fr20295fldd,mb -8(\regs), %fr19296fldd,mb -8(\regs), %fr18297fldd,mb -8(\regs), %fr17298fldd,mb -8(\regs), %fr16299fldd,mb -8(\regs), %fr15300fldd,mb -8(\regs), %fr14301fldd,mb -8(\regs), %fr13302fldd,mb -8(\regs), %fr12303fldd,mb -8(\regs), %fr11304fldd,mb -8(\regs), %fr10305fldd,mb -8(\regs), %fr9306fldd,mb -8(\regs), %fr8307fldd,mb -8(\regs), %fr7308fldd,mb -8(\regs), %fr6309fldd,mb -8(\regs), %fr5310fldd,mb -8(\regs), %fr4311fldd,mb -8(\regs), %fr3312fldd,mb -8(\regs), %fr2313fldd,mb -8(\regs), %fr1314fldd,mb -8(\regs), %fr0315.endm316317.macro callee_save_float318fstd,ma %fr12, 8(%r30)319fstd,ma %fr13, 8(%r30)320fstd,ma %fr14, 8(%r30)321fstd,ma %fr15, 8(%r30)322fstd,ma %fr16, 8(%r30)323fstd,ma %fr17, 8(%r30)324fstd,ma %fr18, 8(%r30)325fstd,ma %fr19, 8(%r30)326fstd,ma %fr20, 8(%r30)327fstd,ma %fr21, 8(%r30)328.endm329330.macro callee_rest_float331fldd,mb -8(%r30), %fr21332fldd,mb -8(%r30), %fr20333fldd,mb -8(%r30), %fr19334fldd,mb -8(%r30), %fr18335fldd,mb -8(%r30), %fr17336fldd,mb -8(%r30), %fr16337fldd,mb -8(%r30), %fr15338fldd,mb -8(%r30), %fr14339fldd,mb -8(%r30), %fr13340fldd,mb -8(%r30), %fr12341.endm342343#ifdef CONFIG_64BIT344.macro callee_save345std,ma %r3, CALLEE_REG_FRAME_SIZE(%r30)346mfctl %cr27, %r3347std %r4, -136(%r30)348std %r5, -128(%r30)349std %r6, -120(%r30)350std %r7, -112(%r30)351std %r8, -104(%r30)352std %r9, -96(%r30)353std %r10, -88(%r30)354std %r11, -80(%r30)355std %r12, -72(%r30)356std %r13, -64(%r30)357std %r14, -56(%r30)358std %r15, -48(%r30)359std %r16, -40(%r30)360std %r17, -32(%r30)361std %r18, -24(%r30)362std %r3, -16(%r30)363.endm364365.macro callee_rest366ldd -16(%r30), %r3367ldd -24(%r30), %r18368ldd -32(%r30), %r17369ldd -40(%r30), %r16370ldd -48(%r30), %r15371ldd -56(%r30), %r14372ldd -64(%r30), %r13373ldd -72(%r30), %r12374ldd -80(%r30), %r11375ldd -88(%r30), %r10376ldd -96(%r30), %r9377ldd -104(%r30), %r8378ldd -112(%r30), %r7379ldd -120(%r30), %r6380ldd -128(%r30), %r5381ldd -136(%r30), %r4382mtctl %r3, %cr27383ldd,mb -CALLEE_REG_FRAME_SIZE(%r30), %r3384.endm385386#else /* ! CONFIG_64BIT */387388.macro callee_save389stw,ma %r3, CALLEE_REG_FRAME_SIZE(%r30)390mfctl %cr27, %r3391stw %r4, -124(%r30)392stw %r5, -120(%r30)393stw %r6, -116(%r30)394stw %r7, -112(%r30)395stw %r8, -108(%r30)396stw %r9, -104(%r30)397stw %r10, -100(%r30)398stw %r11, -96(%r30)399stw %r12, -92(%r30)400stw %r13, -88(%r30)401stw %r14, -84(%r30)402stw %r15, -80(%r30)403stw %r16, -76(%r30)404stw %r17, -72(%r30)405stw %r18, -68(%r30)406stw %r3, -64(%r30)407.endm408409.macro callee_rest410ldw -64(%r30), %r3411ldw -68(%r30), %r18412ldw -72(%r30), %r17413ldw -76(%r30), %r16414ldw -80(%r30), %r15415ldw -84(%r30), %r14416ldw -88(%r30), %r13417ldw -92(%r30), %r12418ldw -96(%r30), %r11419ldw -100(%r30), %r10420ldw -104(%r30), %r9421ldw -108(%r30), %r8422ldw -112(%r30), %r7423ldw -116(%r30), %r6424ldw -120(%r30), %r5425ldw -124(%r30), %r4426mtctl %r3, %cr27427ldw,mb -CALLEE_REG_FRAME_SIZE(%r30), %r3428.endm429#endif /* ! CONFIG_64BIT */430431.macro save_specials regs432433SAVE_SP (%sr0, PT_SR0 (\regs))434SAVE_SP (%sr1, PT_SR1 (\regs))435SAVE_SP (%sr2, PT_SR2 (\regs))436SAVE_SP (%sr3, PT_SR3 (\regs))437SAVE_SP (%sr4, PT_SR4 (\regs))438SAVE_SP (%sr5, PT_SR5 (\regs))439SAVE_SP (%sr6, PT_SR6 (\regs))440SAVE_SP (%sr7, PT_SR7 (\regs))441442SAVE_CR (%cr17, PT_IASQ0(\regs))443mtctl %r0, %cr17444SAVE_CR (%cr17, PT_IASQ1(\regs))445446SAVE_CR (%cr18, PT_IAOQ0(\regs))447mtctl %r0, %cr18448SAVE_CR (%cr18, PT_IAOQ1(\regs))449450#ifdef CONFIG_64BIT451/* cr11 (sar) is a funny one. 5 bits on PA1.1 and 6 bit on PA2.0452* For PA2.0 mtsar or mtctl always write 6 bits, but mfctl only453* reads 5 bits. Use mfctl,w to read all six bits. Otherwise454* we lose the 6th bit on a save/restore over interrupt.455*/456mfctl,w %cr11, %r1457STREG %r1, PT_SAR (\regs)458#else459SAVE_CR (%cr11, PT_SAR (\regs))460#endif461SAVE_CR (%cr19, PT_IIR (\regs))462463/*464* Code immediately following this macro (in intr_save) relies465* on r8 containing ipsw.466*/467mfctl %cr22, %r8468STREG %r8, PT_PSW(\regs)469.endm470471.macro rest_specials regs472473REST_SP (%sr0, PT_SR0 (\regs))474REST_SP (%sr1, PT_SR1 (\regs))475REST_SP (%sr2, PT_SR2 (\regs))476REST_SP (%sr3, PT_SR3 (\regs))477REST_SP (%sr4, PT_SR4 (\regs))478REST_SP (%sr5, PT_SR5 (\regs))479REST_SP (%sr6, PT_SR6 (\regs))480REST_SP (%sr7, PT_SR7 (\regs))481482REST_CR (%cr17, PT_IASQ0(\regs))483REST_CR (%cr17, PT_IASQ1(\regs))484485REST_CR (%cr18, PT_IAOQ0(\regs))486REST_CR (%cr18, PT_IAOQ1(\regs))487488REST_CR (%cr11, PT_SAR (\regs))489490REST_CR (%cr22, PT_PSW (\regs))491.endm492493494/* First step to create a "relied upon translation"495* See PA 2.0 Arch. page F-4 and F-5.496*497* The ssm was originally necessary due to a "PCxT bug".498* But someone decided it needed to be added to the architecture499* and this "feature" went into rev3 of PA-RISC 1.1 Arch Manual.500* It's been carried forward into PA 2.0 Arch as well. :^(501*502* "ssm 0,%r0" is a NOP with side effects (prefetch barrier).503* rsm/ssm prevents the ifetch unit from speculatively fetching504* instructions past this line in the code stream.505* PA 2.0 processor will single step all insn in the same QUAD (4 insn).506*/507.macro pcxt_ssm_bug508rsm PSW_SM_I,%r0509nop /* 1 */510nop /* 2 */511nop /* 3 */512nop /* 4 */513nop /* 5 */514nop /* 6 */515nop /* 7 */516.endm517518#endif /* __ASSEMBLY__ */519#endif520521522