Path: blob/master/arch/powerpc/platforms/86xx/gef_sbc310.c
10818 views
/*1* GE SBC310 board support2*3* Author: Martyn Welch <[email protected]>4*5* Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.6*7* This program is free software; you can redistribute it and/or modify it8* under the terms of the GNU General Public License as published by the9* Free Software Foundation; either version 2 of the License, or (at your10* option) any later version.11*12* Based on: mpc86xx_hpcn.c (MPC86xx HPCN board specific routines)13* Copyright 2006 Freescale Semiconductor Inc.14*15* NEC fixup adapted from arch/mips/pci/fixup-lm2e.c16*/1718#include <linux/stddef.h>19#include <linux/kernel.h>20#include <linux/pci.h>21#include <linux/kdev_t.h>22#include <linux/delay.h>23#include <linux/seq_file.h>24#include <linux/of_platform.h>2526#include <asm/system.h>27#include <asm/time.h>28#include <asm/machdep.h>29#include <asm/pci-bridge.h>30#include <asm/prom.h>31#include <mm/mmu_decl.h>32#include <asm/udbg.h>3334#include <asm/mpic.h>35#include <asm/nvram.h>3637#include <sysdev/fsl_pci.h>38#include <sysdev/fsl_soc.h>3940#include "mpc86xx.h"41#include "gef_pic.h"4243#undef DEBUG4445#ifdef DEBUG46#define DBG (fmt...) do { printk(KERN_ERR "SBC310: " fmt); } while (0)47#else48#define DBG (fmt...) do { } while (0)49#endif5051void __iomem *sbc310_regs;5253static void __init gef_sbc310_init_irq(void)54{55struct device_node *cascade_node = NULL;5657mpc86xx_init_irq();5859/*60* There is a simple interrupt handler in the main FPGA, this needs61* to be cascaded into the MPIC62*/63cascade_node = of_find_compatible_node(NULL, NULL, "gef,fpga-pic");64if (!cascade_node) {65printk(KERN_WARNING "SBC310: No FPGA PIC\n");66return;67}6869gef_pic_init(cascade_node);70of_node_put(cascade_node);71}7273static void __init gef_sbc310_setup_arch(void)74{75struct device_node *regs;76#ifdef CONFIG_PCI77struct device_node *np;7879for_each_compatible_node(np, "pci", "fsl,mpc8641-pcie") {80fsl_add_bridge(np, 1);81}82#endif8384printk(KERN_INFO "GE Intelligent Platforms SBC310 6U VPX SBC\n");8586#ifdef CONFIG_SMP87mpc86xx_smp_init();88#endif8990/* Remap basic board registers */91regs = of_find_compatible_node(NULL, NULL, "gef,fpga-regs");92if (regs) {93sbc310_regs = of_iomap(regs, 0);94if (sbc310_regs == NULL)95printk(KERN_WARNING "Unable to map board registers\n");96of_node_put(regs);97}9899#if defined(CONFIG_MMIO_NVRAM)100mmio_nvram_init();101#endif102}103104/* Return the PCB revision */105static unsigned int gef_sbc310_get_board_id(void)106{107unsigned int reg;108109reg = ioread32(sbc310_regs);110return reg & 0xff;111}112113/* Return the PCB revision */114static unsigned int gef_sbc310_get_pcb_rev(void)115{116unsigned int reg;117118reg = ioread32(sbc310_regs);119return (reg >> 8) & 0xff;120}121122/* Return the board (software) revision */123static unsigned int gef_sbc310_get_board_rev(void)124{125unsigned int reg;126127reg = ioread32(sbc310_regs);128return (reg >> 16) & 0xff;129}130131/* Return the FPGA revision */132static unsigned int gef_sbc310_get_fpga_rev(void)133{134unsigned int reg;135136reg = ioread32(sbc310_regs);137return (reg >> 24) & 0xf;138}139140static void gef_sbc310_show_cpuinfo(struct seq_file *m)141{142uint svid = mfspr(SPRN_SVR);143144seq_printf(m, "Vendor\t\t: GE Intelligent Platforms\n");145146seq_printf(m, "Board ID\t: 0x%2.2x\n", gef_sbc310_get_board_id());147seq_printf(m, "Revision\t: %u%c\n", gef_sbc310_get_pcb_rev(),148('A' + gef_sbc310_get_board_rev() - 1));149seq_printf(m, "FPGA Revision\t: %u\n", gef_sbc310_get_fpga_rev());150151seq_printf(m, "SVR\t\t: 0x%x\n", svid);152153}154155static void __init gef_sbc310_nec_fixup(struct pci_dev *pdev)156{157unsigned int val;158159/* Do not do the fixup on other platforms! */160if (!machine_is(gef_sbc310))161return;162163printk(KERN_INFO "Running NEC uPD720101 Fixup\n");164165/* Ensure only ports 1 & 2 are enabled */166pci_read_config_dword(pdev, 0xe0, &val);167pci_write_config_dword(pdev, 0xe0, (val & ~7) | 0x2);168169/* System clock is 48-MHz Oscillator and EHCI Enabled. */170pci_write_config_dword(pdev, 0xe4, 1 << 5);171}172DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_USB,173gef_sbc310_nec_fixup);174175/*176* Called very early, device-tree isn't unflattened177*178* This function is called to determine whether the BSP is compatible with the179* supplied device-tree, which is assumed to be the correct one for the actual180* board. It is expected thati, in the future, a kernel may support multiple181* boards.182*/183static int __init gef_sbc310_probe(void)184{185unsigned long root = of_get_flat_dt_root();186187if (of_flat_dt_is_compatible(root, "gef,sbc310"))188return 1;189190return 0;191}192193static long __init mpc86xx_time_init(void)194{195unsigned int temp;196197/* Set the time base to zero */198mtspr(SPRN_TBWL, 0);199mtspr(SPRN_TBWU, 0);200201temp = mfspr(SPRN_HID0);202temp |= HID0_TBEN;203mtspr(SPRN_HID0, temp);204asm volatile("isync");205206return 0;207}208209static __initdata struct of_device_id of_bus_ids[] = {210{ .compatible = "simple-bus", },211{ .compatible = "gianfar", },212{},213};214215static int __init declare_of_platform_devices(void)216{217printk(KERN_DEBUG "Probe platform devices\n");218of_platform_bus_probe(NULL, of_bus_ids, NULL);219220return 0;221}222machine_device_initcall(gef_sbc310, declare_of_platform_devices);223224define_machine(gef_sbc310) {225.name = "GE SBC310",226.probe = gef_sbc310_probe,227.setup_arch = gef_sbc310_setup_arch,228.init_IRQ = gef_sbc310_init_irq,229.show_cpuinfo = gef_sbc310_show_cpuinfo,230.get_irq = mpic_get_irq,231.restart = fsl_rstcr_restart,232.time_init = mpc86xx_time_init,233.calibrate_decr = generic_calibrate_decr,234.progress = udbg_progress,235#ifdef CONFIG_PCI236.pcibios_fixup_bus = fsl_pcibios_fixup_bus,237#endif238};239240241