Path: blob/master/arch/powerpc/platforms/embedded6xx/hlwd-pic.c
10819 views
/*1* arch/powerpc/platforms/embedded6xx/hlwd-pic.c2*3* Nintendo Wii "Hollywood" interrupt controller support.4* Copyright (C) 2009 The GameCube Linux Team5* Copyright (C) 2009 Albert Herranz6*7* This program is free software; you can redistribute it and/or8* modify it under the terms of the GNU General Public License9* as published by the Free Software Foundation; either version 210* of the License, or (at your option) any later version.11*12*/13#define DRV_MODULE_NAME "hlwd-pic"14#define pr_fmt(fmt) DRV_MODULE_NAME ": " fmt1516#include <linux/kernel.h>17#include <linux/init.h>18#include <linux/irq.h>19#include <linux/of.h>20#include <asm/io.h>2122#include "hlwd-pic.h"2324#define HLWD_NR_IRQS 322526/*27* Each interrupt has a corresponding bit in both28* the Interrupt Cause (ICR) and Interrupt Mask (IMR) registers.29*30* Enabling/disabling an interrupt line involves asserting/clearing31* the corresponding bit in IMR. ACK'ing a request simply involves32* asserting the corresponding bit in ICR.33*/34#define HW_BROADWAY_ICR 0x0035#define HW_BROADWAY_IMR 0x04363738/*39* IRQ chip hooks.40*41*/4243static void hlwd_pic_mask_and_ack(struct irq_data *d)44{45int irq = irqd_to_hwirq(d);46void __iomem *io_base = irq_data_get_irq_chip_data(d);47u32 mask = 1 << irq;4849clrbits32(io_base + HW_BROADWAY_IMR, mask);50out_be32(io_base + HW_BROADWAY_ICR, mask);51}5253static void hlwd_pic_ack(struct irq_data *d)54{55int irq = irqd_to_hwirq(d);56void __iomem *io_base = irq_data_get_irq_chip_data(d);5758out_be32(io_base + HW_BROADWAY_ICR, 1 << irq);59}6061static void hlwd_pic_mask(struct irq_data *d)62{63int irq = irqd_to_hwirq(d);64void __iomem *io_base = irq_data_get_irq_chip_data(d);6566clrbits32(io_base + HW_BROADWAY_IMR, 1 << irq);67}6869static void hlwd_pic_unmask(struct irq_data *d)70{71int irq = irqd_to_hwirq(d);72void __iomem *io_base = irq_data_get_irq_chip_data(d);7374setbits32(io_base + HW_BROADWAY_IMR, 1 << irq);75}767778static struct irq_chip hlwd_pic = {79.name = "hlwd-pic",80.irq_ack = hlwd_pic_ack,81.irq_mask_ack = hlwd_pic_mask_and_ack,82.irq_mask = hlwd_pic_mask,83.irq_unmask = hlwd_pic_unmask,84};8586/*87* IRQ host hooks.88*89*/9091static struct irq_host *hlwd_irq_host;9293static int hlwd_pic_map(struct irq_host *h, unsigned int virq,94irq_hw_number_t hwirq)95{96irq_set_chip_data(virq, h->host_data);97irq_set_status_flags(virq, IRQ_LEVEL);98irq_set_chip_and_handler(virq, &hlwd_pic, handle_level_irq);99return 0;100}101102static struct irq_host_ops hlwd_irq_host_ops = {103.map = hlwd_pic_map,104};105106static unsigned int __hlwd_pic_get_irq(struct irq_host *h)107{108void __iomem *io_base = h->host_data;109int irq;110u32 irq_status;111112irq_status = in_be32(io_base + HW_BROADWAY_ICR) &113in_be32(io_base + HW_BROADWAY_IMR);114if (irq_status == 0)115return NO_IRQ; /* no more IRQs pending */116117irq = __ffs(irq_status);118return irq_linear_revmap(h, irq);119}120121static void hlwd_pic_irq_cascade(unsigned int cascade_virq,122struct irq_desc *desc)123{124struct irq_chip *chip = irq_desc_get_chip(desc);125struct irq_host *irq_host = irq_get_handler_data(cascade_virq);126unsigned int virq;127128raw_spin_lock(&desc->lock);129chip->irq_mask(&desc->irq_data); /* IRQ_LEVEL */130raw_spin_unlock(&desc->lock);131132virq = __hlwd_pic_get_irq(irq_host);133if (virq != NO_IRQ)134generic_handle_irq(virq);135else136pr_err("spurious interrupt!\n");137138raw_spin_lock(&desc->lock);139chip->irq_ack(&desc->irq_data); /* IRQ_LEVEL */140if (!irqd_irq_disabled(&desc->irq_data) && chip->irq_unmask)141chip->irq_unmask(&desc->irq_data);142raw_spin_unlock(&desc->lock);143}144145/*146* Platform hooks.147*148*/149150static void __hlwd_quiesce(void __iomem *io_base)151{152/* mask and ack all IRQs */153out_be32(io_base + HW_BROADWAY_IMR, 0);154out_be32(io_base + HW_BROADWAY_ICR, 0xffffffff);155}156157struct irq_host *hlwd_pic_init(struct device_node *np)158{159struct irq_host *irq_host;160struct resource res;161void __iomem *io_base;162int retval;163164retval = of_address_to_resource(np, 0, &res);165if (retval) {166pr_err("no io memory range found\n");167return NULL;168}169io_base = ioremap(res.start, resource_size(&res));170if (!io_base) {171pr_err("ioremap failed\n");172return NULL;173}174175pr_info("controller at 0x%08x mapped to 0x%p\n", res.start, io_base);176177__hlwd_quiesce(io_base);178179irq_host = irq_alloc_host(np, IRQ_HOST_MAP_LINEAR, HLWD_NR_IRQS,180&hlwd_irq_host_ops, -1);181if (!irq_host) {182pr_err("failed to allocate irq_host\n");183return NULL;184}185irq_host->host_data = io_base;186187return irq_host;188}189190unsigned int hlwd_pic_get_irq(void)191{192return __hlwd_pic_get_irq(hlwd_irq_host);193}194195/*196* Probe function.197*198*/199200void hlwd_pic_probe(void)201{202struct irq_host *host;203struct device_node *np;204const u32 *interrupts;205int cascade_virq;206207for_each_compatible_node(np, NULL, "nintendo,hollywood-pic") {208interrupts = of_get_property(np, "interrupts", NULL);209if (interrupts) {210host = hlwd_pic_init(np);211BUG_ON(!host);212cascade_virq = irq_of_parse_and_map(np, 0);213irq_set_handler_data(cascade_virq, host);214irq_set_chained_handler(cascade_virq,215hlwd_pic_irq_cascade);216hlwd_irq_host = host;217break;218}219}220}221222/**223* hlwd_quiesce() - quiesce hollywood irq controller224*225* Mask and ack all interrupt sources.226*227*/228void hlwd_quiesce(void)229{230void __iomem *io_base = hlwd_irq_host->host_data;231232__hlwd_quiesce(io_base);233}234235236237