Path: blob/master/arch/powerpc/platforms/fsl_uli1575.c
10820 views
/*1* ULI M1575 setup code - specific to Freescale boards2*3* Copyright 2007 Freescale Semiconductor Inc.4*5* This program is free software; you can redistribute it and/or modify it6* under the terms of the GNU General Public License as published by the7* Free Software Foundation; either version 2 of the License, or (at your8* option) any later version.9*/1011#include <linux/stddef.h>12#include <linux/kernel.h>13#include <linux/pci.h>14#include <linux/interrupt.h>15#include <linux/mc146818rtc.h>1617#include <asm/system.h>18#include <asm/pci-bridge.h>1920#define ULI_PIRQA 0x0821#define ULI_PIRQB 0x0922#define ULI_PIRQC 0x0a23#define ULI_PIRQD 0x0b24#define ULI_PIRQE 0x0c25#define ULI_PIRQF 0x0d26#define ULI_PIRQG 0x0e2728#define ULI_8259_NONE 0x0029#define ULI_8259_IRQ1 0x0830#define ULI_8259_IRQ3 0x0231#define ULI_8259_IRQ4 0x0432#define ULI_8259_IRQ5 0x0533#define ULI_8259_IRQ6 0x0734#define ULI_8259_IRQ7 0x0635#define ULI_8259_IRQ9 0x0136#define ULI_8259_IRQ10 0x0337#define ULI_8259_IRQ11 0x0938#define ULI_8259_IRQ12 0x0b39#define ULI_8259_IRQ14 0x0d40#define ULI_8259_IRQ15 0x0f4142u8 uli_pirq_to_irq[8] = {43ULI_8259_IRQ9, /* PIRQA */44ULI_8259_IRQ10, /* PIRQB */45ULI_8259_IRQ11, /* PIRQC */46ULI_8259_IRQ12, /* PIRQD */47ULI_8259_IRQ5, /* PIRQE */48ULI_8259_IRQ6, /* PIRQF */49ULI_8259_IRQ7, /* PIRQG */50ULI_8259_NONE, /* PIRQH */51};5253static inline bool is_quirk_valid(void)54{55return (machine_is(mpc86xx_hpcn) ||56machine_is(mpc8544_ds) ||57machine_is(p2020_ds) ||58machine_is(mpc8572_ds));59}6061/* Bridge */62static void __devinit early_uli5249(struct pci_dev *dev)63{64unsigned char temp;6566if (!is_quirk_valid())67return;6869pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_IO |70PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);7172/* read/write lock */73pci_read_config_byte(dev, 0x7c, &temp);74pci_write_config_byte(dev, 0x7c, 0x80);7576/* set as P2P bridge */77pci_write_config_byte(dev, PCI_CLASS_PROG, 0x01);78dev->class |= 0x1;7980/* restore lock */81pci_write_config_byte(dev, 0x7c, temp);82}838485static void __devinit quirk_uli1575(struct pci_dev *dev)86{87int i;8889if (!is_quirk_valid())90return;9192/*93* ULI1575 interrupts route setup94*/9596/* ULI1575 IRQ mapping conf register maps PIRQx to IRQn */97for (i = 0; i < 4; i++) {98u8 val = uli_pirq_to_irq[i*2] | (uli_pirq_to_irq[i*2+1] << 4);99pci_write_config_byte(dev, 0x48 + i, val);100}101102/* USB 1.1 OHCI controller 1: dev 28, func 0 - IRQ12 */103pci_write_config_byte(dev, 0x86, ULI_PIRQD);104105/* USB 1.1 OHCI controller 2: dev 28, func 1 - IRQ9 */106pci_write_config_byte(dev, 0x87, ULI_PIRQA);107108/* USB 1.1 OHCI controller 3: dev 28, func 2 - IRQ10 */109pci_write_config_byte(dev, 0x88, ULI_PIRQB);110111/* Lan controller: dev 27, func 0 - IRQ6 */112pci_write_config_byte(dev, 0x89, ULI_PIRQF);113114/* AC97 Audio controller: dev 29, func 0 - IRQ6 */115pci_write_config_byte(dev, 0x8a, ULI_PIRQF);116117/* Modem controller: dev 29, func 1 - IRQ6 */118pci_write_config_byte(dev, 0x8b, ULI_PIRQF);119120/* HD Audio controller: dev 29, func 2 - IRQ6 */121pci_write_config_byte(dev, 0x8c, ULI_PIRQF);122123/* SATA controller: dev 31, func 1 - IRQ5 */124pci_write_config_byte(dev, 0x8d, ULI_PIRQE);125126/* SMB interrupt: dev 30, func 1 - IRQ7 */127pci_write_config_byte(dev, 0x8e, ULI_PIRQG);128129/* PMU ACPI SCI interrupt: dev 30, func 2 - IRQ7 */130pci_write_config_byte(dev, 0x8f, ULI_PIRQG);131132/* USB 2.0 controller: dev 28, func 3 */133pci_write_config_byte(dev, 0x74, ULI_8259_IRQ11);134135/* Primary PATA IDE IRQ: 14136* Secondary PATA IDE IRQ: 15137*/138pci_write_config_byte(dev, 0x44, 0x30 | ULI_8259_IRQ14);139pci_write_config_byte(dev, 0x75, ULI_8259_IRQ15);140}141142static void __devinit quirk_final_uli1575(struct pci_dev *dev)143{144/* Set i8259 interrupt trigger145* IRQ 3: Level146* IRQ 4: Level147* IRQ 5: Level148* IRQ 6: Level149* IRQ 7: Level150* IRQ 9: Level151* IRQ 10: Level152* IRQ 11: Level153* IRQ 12: Level154* IRQ 14: Edge155* IRQ 15: Edge156*/157if (!is_quirk_valid())158return;159160outb(0xfa, 0x4d0);161outb(0x1e, 0x4d1);162163/* setup RTC */164CMOS_WRITE(RTC_SET, RTC_CONTROL);165CMOS_WRITE(RTC_24H, RTC_CONTROL);166167/* ensure month, date, and week alarm fields are ignored */168CMOS_WRITE(0, RTC_VALID);169170outb_p(0x7c, 0x72);171outb_p(RTC_ALARM_DONT_CARE, 0x73);172173outb_p(0x7d, 0x72);174outb_p(RTC_ALARM_DONT_CARE, 0x73);175}176177/* SATA */178static void __devinit quirk_uli5288(struct pci_dev *dev)179{180unsigned char c;181unsigned int d;182183if (!is_quirk_valid())184return;185186/* read/write lock */187pci_read_config_byte(dev, 0x83, &c);188pci_write_config_byte(dev, 0x83, c|0x80);189190pci_read_config_dword(dev, PCI_CLASS_REVISION, &d);191d = (d & 0xff) | (PCI_CLASS_STORAGE_SATA_AHCI << 8);192pci_write_config_dword(dev, PCI_CLASS_REVISION, d);193194/* restore lock */195pci_write_config_byte(dev, 0x83, c);196197/* disable emulated PATA mode enabled */198pci_read_config_byte(dev, 0x84, &c);199pci_write_config_byte(dev, 0x84, c & ~0x01);200}201202/* PATA */203static void __devinit quirk_uli5229(struct pci_dev *dev)204{205unsigned short temp;206207if (!is_quirk_valid())208return;209210pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE |211PCI_COMMAND_MASTER | PCI_COMMAND_IO);212213/* Enable Native IRQ 14/15 */214pci_read_config_word(dev, 0x4a, &temp);215pci_write_config_word(dev, 0x4a, temp | 0x1000);216}217218/* We have to do a dummy read on the P2P for the RTC to work, WTF */219static void __devinit quirk_final_uli5249(struct pci_dev *dev)220{221int i;222u8 *dummy;223struct pci_bus *bus = dev->bus;224struct resource *res;225resource_size_t end = 0;226227for (i = PCI_BRIDGE_RESOURCES; i < PCI_BRIDGE_RESOURCES+3; i++) {228unsigned long flags = pci_resource_flags(dev, i);229if ((flags & (IORESOURCE_MEM|IORESOURCE_PREFETCH)) == IORESOURCE_MEM)230end = pci_resource_end(dev, i);231}232233pci_bus_for_each_resource(bus, res, i) {234if (res && res->flags & IORESOURCE_MEM) {235if (res->end == end)236dummy = ioremap(res->start, 0x4);237else238dummy = ioremap(res->end - 3, 0x4);239if (dummy) {240in_8(dummy);241iounmap(dummy);242}243break;244}245}246}247248DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, 0x5249, early_uli5249);249DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x1575, quirk_uli1575);250DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5288, quirk_uli5288);251DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5229, quirk_uli5229);252DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 0x5249, quirk_final_uli5249);253DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 0x1575, quirk_final_uli1575);254DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AL, 0x5229, quirk_uli5229);255256static void __devinit hpcd_quirk_uli1575(struct pci_dev *dev)257{258u32 temp32;259260if (!machine_is(mpc86xx_hpcd))261return;262263/* Disable INTx */264pci_read_config_dword(dev, 0x48, &temp32);265pci_write_config_dword(dev, 0x48, (temp32 | 1<<26));266267/* Enable sideband interrupt */268pci_read_config_dword(dev, 0x90, &temp32);269pci_write_config_dword(dev, 0x90, (temp32 | 1<<22));270}271272static void __devinit hpcd_quirk_uli5288(struct pci_dev *dev)273{274unsigned char c;275276if (!machine_is(mpc86xx_hpcd))277return;278279pci_read_config_byte(dev, 0x83, &c);280c |= 0x80;281pci_write_config_byte(dev, 0x83, c);282283pci_write_config_byte(dev, PCI_CLASS_PROG, 0x01);284pci_write_config_byte(dev, PCI_CLASS_DEVICE, 0x06);285286pci_read_config_byte(dev, 0x83, &c);287c &= 0x7f;288pci_write_config_byte(dev, 0x83, c);289}290291/*292* Since 8259PIC was disabled on the board, the IDE device can not293* use the legacy IRQ, we need to let the IDE device work under294* native mode and use the interrupt line like other PCI devices.295* IRQ14 is a sideband interrupt from IDE device to CPU and we use this296* as the interrupt for IDE device.297*/298static void __devinit hpcd_quirk_uli5229(struct pci_dev *dev)299{300unsigned char c;301302if (!machine_is(mpc86xx_hpcd))303return;304305pci_read_config_byte(dev, 0x4b, &c);306c |= 0x10;307pci_write_config_byte(dev, 0x4b, c);308}309310/*311* SATA interrupt pin bug fix312* There's a chip bug for 5288, The interrupt pin should be 2,313* not the read only value 1, So it use INTB#, not INTA# which314* actually used by the IDE device 5229.315* As of this bug, during the PCI initialization, 5288 read the316* irq of IDE device from the device tree, this function fix this317* bug by re-assigning a correct irq to 5288.318*319*/320static void __devinit hpcd_final_uli5288(struct pci_dev *dev)321{322struct pci_controller *hose = pci_bus_to_host(dev->bus);323struct device_node *hosenode = hose ? hose->dn : NULL;324struct of_irq oirq;325int virq, pin = 2;326u32 laddr[3];327328if (!machine_is(mpc86xx_hpcd))329return;330331if (!hosenode)332return;333334laddr[0] = (hose->first_busno << 16) | (PCI_DEVFN(31, 0) << 8);335laddr[1] = laddr[2] = 0;336of_irq_map_raw(hosenode, &pin, 1, laddr, &oirq);337virq = irq_create_of_mapping(oirq.controller, oirq.specifier,338oirq.size);339dev->irq = virq;340}341342DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x1575, hpcd_quirk_uli1575);343DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5288, hpcd_quirk_uli5288);344DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, 0x5229, hpcd_quirk_uli5229);345DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, 0x5288, hpcd_final_uli5288);346347int uli_exclude_device(struct pci_controller *hose,348u_char bus, u_char devfn)349{350if (bus == (hose->first_busno + 2)) {351/* exclude Modem controller */352if ((PCI_SLOT(devfn) == 29) && (PCI_FUNC(devfn) == 1))353return PCIBIOS_DEVICE_NOT_FOUND;354355/* exclude HD Audio controller */356if ((PCI_SLOT(devfn) == 29) && (PCI_FUNC(devfn) == 2))357return PCIBIOS_DEVICE_NOT_FOUND;358}359360return PCIBIOS_SUCCESSFUL;361}362363364